Patents by Inventor Jiangqi He

Jiangqi He has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20050281008
    Abstract: Extending high k material of a second dielectric layer to surround at least one thru-via designed to provide a signal other than a power signal to a die may eliminate discrete AC coupling capacitors to reduce cost and improve performance of the package.
    Type: Application
    Filed: August 12, 2005
    Publication date: December 22, 2005
    Applicant: Intel Corporation
    Inventors: Jiangqi He, Ping Sun, Hyunjun Kim, Xiang Zeng
  • Patent number: 6964584
    Abstract: The present invention relates to a power socket for a microelectronic device that, in one embodiment, uses a low-resistance power and ground terminal configuration. In another embodiment, a low-resistance power and ground terminal configuration is combined on the power socket with a vertically oriented interdigital capacitor that is used to lower inductance. By this combination a significantly lowered impedance is achieved during operation of the microelectronic device. The capacitor may include plates that are vertically oriented relative to the major planar surface of the socket faces and capacitors may be located between a power and a ground contact, between two power contacts, or between two ground contacts.
    Type: Grant
    Filed: December 21, 2001
    Date of Patent: November 15, 2005
    Assignee: Intel Corporation
    Inventors: Dong Zhong, Yuan-Liang Li, David G. Figueroa, Jiangqi He
  • Publication number: 20050213281
    Abstract: Extending high k material of a second dielectric layer to surround at least one thru-via designed to provide a signal other than a power signal to a die may eliminate discrete AC coupling capacitors to reduce cost and improve performance of the package.
    Type: Application
    Filed: March 25, 2004
    Publication date: September 29, 2005
    Applicant: Intel Corporation
    Inventors: Jiangqi He, Ping Sun, Hyunjun Kim, Xiang Zeng
  • Publication number: 20050201072
    Abstract: An apparatus comprises a signal layer including a first and second signal trace. The apparatus also comprises a first reference plane including a first slot substantially parallel to the first and second signal traces. Further, the apparatus includes a dielectric layer having at least a portion disposed between the signal layer and the first reference plane.
    Type: Application
    Filed: March 9, 2004
    Publication date: September 15, 2005
    Inventors: Jiangqi He, Joong-ho Kim, Hyunjun Kim, Dong-ho Han, Ping Sun
  • Publication number: 20050194669
    Abstract: Embodiments of the present invention include an apparatus, method, and/or system for an integrated circuit package with signal connections on the chip-side of the package structure.
    Type: Application
    Filed: March 5, 2004
    Publication date: September 8, 2005
    Inventors: Joong-Ho Kim, Dong-Ho Han, Hyunjun Kim, Jiangqi He
  • Publication number: 20050164465
    Abstract: An apparatus and system, as well as fabrication methods therefor, may include a plurality of vertically-oriented plates separated by dielectric layers, wherein the vertically-oriented plates include a plurality of terminals coupled to a bottom side of the plates.
    Type: Application
    Filed: March 17, 2005
    Publication date: July 28, 2005
    Inventors: Hyunjun Kim, Jiangqi He, Joong-Ho Kim, Dong-Ho Han
  • Patent number: 6914334
    Abstract: Trace configurations for carrying high-speed digital differential signals provide for reduced conduction loss and improved signal integrity. In one embodiment, a circuit board has a first set of conductive traces disposed on non-conductive material, and a second set of conductive traces parallel to the first set and disposed within the conductive material. The second set is separated from the first set by non-conductive material. Corresponding traces of the first and second sets may be in a stacked configuration. In other embodiments, conductive material may be provided between corresponding traces of the first and second sets resulting in an “I-shaped” or “U-shaped” cross-section. In yet other embodiments, the trace configurations have “T-shaped” and “L-shaped” cross-sections.
    Type: Grant
    Filed: June 12, 2002
    Date of Patent: July 5, 2005
    Assignee: Intel Corporation
    Inventors: Yuan-Liang Li, Jiangqi He, Dong Zhong, David G. Figueroa
  • Publication number: 20050139391
    Abstract: Trace configurations for carrying high-speed digital differential signals provide for reduced conduction loss and improved signal integrity. In one embodiment, a circuit board has a first set of conductive traces disposed on non-conductive material, and a second set of conductive traces parallel to the first set and disposed within the conductive material. The second set is separated from the first set by non-conductive material. Corresponding traces of the first and second sets may be in a stacked configuration. In other embodiments, conductive material may be provided between corresponding traces of the first and second sets resulting in an “I-shaped” or “U-shaped” cross-section. In yet other embodiments, the trace configurations have “T-shaped” and “L-shaped” cross-sections.
    Type: Application
    Filed: October 29, 2004
    Publication date: June 30, 2005
    Inventors: Yuan-Liang Li, Jiangqi He, Dong Zhong, David Figueroa
  • Publication number: 20050128041
    Abstract: Some embodiments provide a first portion of an inductor disposed in a first layer of a multilayer substrate, a second portion of the inductor disposed in a second layer of the multilayer substrate, the second portion coupled to the first portion, and a shielding plane disposed between the first portion and the second portion.
    Type: Application
    Filed: December 15, 2003
    Publication date: June 16, 2005
    Inventors: Hyunjun Kim, Jiangqi He
  • Publication number: 20050087877
    Abstract: In some embodiments, an apparatus includes a substrate and a pair of signal traces formed on the substrate. The signal traces may be spaced apart from each other. The apparatus may also include a filler material on the substrate and between the signal traces. The filler material may have a dielectric constant that is higher than a dielectric constant of a material of which the substrate is formed.
    Type: Application
    Filed: October 22, 2003
    Publication date: April 28, 2005
    Inventors: Dong-Ho Han, Joong-Ho Kim, Jiangqi He, Hyunjun Kim
  • Patent number: 6885544
    Abstract: An apparatus and system, as well as fabrication methods therefor, may include a plurality of vertically-oriented plates separated by dielectric layers, wherein the vertically-oriented plates include a plurality of terminals coupled to a bottom side of the plates.
    Type: Grant
    Filed: September 24, 2003
    Date of Patent: April 26, 2005
    Assignee: Intel Corporation
    Inventors: Hyunjun Kim, Jiangqi He, Joong-Ho Kim, Dong-Ho Han
  • Publication number: 20050068751
    Abstract: According to some embodiments, a floating trace is provided on a signal layer (e.g., of a printed circuit board).
    Type: Application
    Filed: September 30, 2003
    Publication date: March 31, 2005
    Inventors: Hyunjun Kim, Jiangqi He, Yuan-Liang Li, Prashant Parmar
  • Publication number: 20050063137
    Abstract: An apparatus and system, as well as fabrication methods therefor, may include a plurality of vertically-oriented plates separated by dielectric layers, wherein the vertically-oriented plates include a plurality of terminals coupled to a bottom side of the plates.
    Type: Application
    Filed: September 24, 2003
    Publication date: March 24, 2005
    Inventors: Hyunjun Kim, Jiangqi He, Joong-Ho Kim, Dong-Ho Han
  • Publication number: 20050029555
    Abstract: An improved silicon building block is disclosed. In an embodiment, the silicon building block has at least two vias through it. The silicon building block is doped and the vias filled with a first material, and, optionally, selected ones of the vias filled instead with a second material. In an alternative embodiment, regions of the silicon building block have metal deposited on them.
    Type: Application
    Filed: August 31, 2004
    Publication date: February 10, 2005
    Inventors: David Figueroa, Dong Zhong, Yuan-Liang Li, Jiangqi He, Cengiz Palanduz
  • Publication number: 20040245545
    Abstract: An apparatus is constituted with an integrated circuit and a flex tape coupled-to the integrated circuit. The flex tape is employed to facilitate ingress/egress of signals to/from the integrated circuit. In one embodiment, the flex tape includes a plurality of signal traces. In another embodiment, the apparatus also includes a silicon interposer coupled to the flex tape and a substrate coupled to the silicon interposer.
    Type: Application
    Filed: June 4, 2003
    Publication date: December 9, 2004
    Inventors: Dong Zhong, Yuan-Liang Li, Jiangqi He, Jung Kang
  • Patent number: 6815256
    Abstract: An improved silicon building block is disclosed. In an embodiment, the silicon building block has at least two vias through it. The silicon building block is doped and the vias filled with a first material, and, optionally, selected ones of the vias filled instead with a second material. In an alternative embodiment, regions of the silicon building block have metal deposited on them.
    Type: Grant
    Filed: December 23, 2002
    Date of Patent: November 9, 2004
    Assignee: Intel Corporation
    Inventors: David Gregory Figueroa, Dong Zhong, Yuan-Liang Li, Jiangqi He, Cengiz Ahmet Palanduz
  • Publication number: 20040209518
    Abstract: An inter-digital capacitor may be used in a power socket for a microelectronic device. In one embodiment an integrated, low-resistance power and ground terminal configuration is disclosed. The capacitor plates are alternatively coupled to the power and ground terminals. Two polarity types are disclosed. A method of operation is also described.
    Type: Application
    Filed: May 3, 2004
    Publication date: October 21, 2004
    Applicant: Intel Corporation, Intel.
    Inventors: Dong Zhong, Jiangqi He, Yuan-Liang Li
  • Patent number: 6803649
    Abstract: According to one aspect of the invention, a electronic assembly is provided. The electronic assembly includes a motherboard, a first microelectronic die on a package substrate, a second microelectronic die, and a strip of flex tape interconnecting the microelectronic dies. The package substrate has a metal core with via openings, power conductors connecting a top and bottom surface of the substrate and passing through the via openings, and ground conductors interconnecting the metal core with the top and bottom surface of the package substrate. The flex tape has signal conductors which interconnect the microelectronic dies. Power is provided to the first microelectronic die via the power conductors. IO signals are sent between the microelectronic dies over the signal conductors in the flex tape.
    Type: Grant
    Filed: May 16, 2003
    Date of Patent: October 12, 2004
    Assignee: Intel Corporation
    Inventors: Jiangqi He, Jung Kang, Dong Zhong, Yuan-Liang Li, John Tang
  • Publication number: 20040190218
    Abstract: A capacitor has at least one plate of a first polarity and at least two plates of a second polarity, with a terminal electrically connected to the at least two plates of the second polarity such that the electrical plate connections are remote from an edge of the connected plates.
    Type: Application
    Filed: March 28, 2003
    Publication date: September 30, 2004
    Applicant: Intel Corporation
    Inventors: Yuan-Liang Li, Jiangqi He, Dong Zhong
  • Patent number: 6784532
    Abstract: An integrated circuit including a die, a power terminal and a ground terminal all mounted onto a substrate. The power terminal including a body and a first extension projecting from the body, and the ground terminal including a body and a second extension projecting from the body. The second extension on the ground terminal being adjacent to the first extension on the power terminal to offset inductance that is generated by supplying current to the die through the power terminal.
    Type: Grant
    Filed: July 31, 2002
    Date of Patent: August 31, 2004
    Assignee: Intel Corporation
    Inventors: Dong Zhong, Farzaneh Yahyaei-Moayyed, David G. Figueroa, Chris Baldwin, Jiangqi He, Yuan-Liang Li