Patents by Inventor Jin-Hong Ahn

Jin-Hong Ahn has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20060091908
    Abstract: A level shifter for use in a semiconductor device, includes: a first transferring unit for transferring an input signal to an inverted output node in response to a negative voltage; a second transferring unit for supplying a power supply voltage to an output node in response to the input signal; and a third transferring unit coupled to the inverted output node and the output node for supplying the negative voltage to the output node in response to an output of the first transferring unit.
    Type: Application
    Filed: January 5, 2005
    Publication date: May 4, 2006
    Inventors: Hee-Bok Kang, Jin-Hong Ahn
  • Publication number: 20060091900
    Abstract: A semiconductor memory device having a data input/output pad connected to a data input node includes: an on die termination resistor one end of which is connected to the data input node; and a switch one end of which is connected to the other end of the on die termination resistor for connecting/disconnecting the on die termination resistor with an on die termination voltage.
    Type: Application
    Filed: January 5, 2005
    Publication date: May 4, 2006
    Inventors: Hee-Bok Kang, Jin-Hong Ahn
  • Publication number: 20060092733
    Abstract: A semiconductor memory device for outputting or storing a data in response to inputted address and command includes a first cell array for outputting the data to one of a bit line and a bit line bar; a first reference cell block for outputting a reference signal to the other of the bit line and the bit line bar; a sense amplifying block for sensing and amplifying a voltage difference between the bit line and the bit line bar; a first connection block for connecting or disconnecting the first cell array and the first reference cell block to the sense amplifying block; and a floating control block for floating the bit line and the bit line bar if a precharge command signal is activated.
    Type: Application
    Filed: January 26, 2005
    Publication date: May 4, 2006
    Inventors: Hee-Bok Kang, Jin-Hong Ahn
  • Publication number: 20060092732
    Abstract: An apparatus included in a semiconductor memory device for precharging a bit line and a bit line bar and sensing and amplifying a data delivered to one of the bit line and the bit line bar includes a precharge means for precharging the bit line and the bit line bar as a ground; a sense amplifying means for sensing and amplifying the data by using a low voltage having a lower voltage level than the ground and a high voltage having a higher voltage level than a supply voltage; and an auxiliary sense amplifying means coupled to the bit line and the bit line bar for controlling each voltage level of the bit line and the bit line bar.
    Type: Application
    Filed: January 6, 2005
    Publication date: May 4, 2006
    Inventors: Hee-Bok Kang, Jin-Hong Ahn
  • Publication number: 20060092731
    Abstract: An apparatus included in a semiconductor memory device for precharging a bit line and a bit line bar and sensing and amplifying a data delivered to one of the bit line and the bit line bar. A precharge block precharges the bit line and the bit line bar at a ground. A sense amplifying block senses and amplifies the data by using a low voltage having a lower voltage level than the ground and a high voltage having a higher voltage level than a supply voltage.
    Type: Application
    Filed: December 28, 2004
    Publication date: May 4, 2006
    Inventors: Hee-Bok Kang, Jin-Hong Ahn
  • Publication number: 20060092730
    Abstract: An apparatus included in a semiconductor memory device for precharging a bit line and a bit line bar and sensing and amplifying a data delivered to one of the bit line and the bit line bar. The apparatus includes a precharge block for precharging the bit line and the bit line bar as a ground, and a sense amplifying block for sensing and amplifying the data by using a core voltage for operating the semiconductor memory device and a high voltage having a higher voltage level than the core voltage.
    Type: Application
    Filed: December 28, 2004
    Publication date: May 4, 2006
    Inventors: Hee-Bok Kang, Jin-Hong Ahn
  • Publication number: 20060091902
    Abstract: A data input buffer for use in a semiconductor device, including: a detection unit for receiving a reference voltage signal and an input data signal through a first input terminal and a second input terminal respectively in order to detect a voltage level of the input data signal based on a result of comparing the input data signal with the reference voltage in response to a clock enable signal inputted through a third input terminal; and a noise elimination unit connected between the first input terminal and the third input terminal for eliminating a noise of the reference voltage signal.
    Type: Application
    Filed: December 29, 2004
    Publication date: May 4, 2006
    Inventors: Hee-Bok Kang, Jin-Hong Ahn
  • Publication number: 20060092333
    Abstract: A data input/output driver for use in a semiconductor memory device includes a data transmitting block for transmitting a data between an inside and an outside of the semiconductor memory device and generating a data driving signal in order to indicate a timing of outputting the data. A reference data generating block generates a reference data. A switching block outputs the reference data in response to the data driving signal. The data and the reference data are combined as an output signal.
    Type: Application
    Filed: February 11, 2005
    Publication date: May 4, 2006
    Inventors: Hee-Bok Kang, Jin-Hong Ahn
  • Publication number: 20060083068
    Abstract: A unit cell included in a non-volatile dynamic random access memory (NVDRAM) includes a control gate layer coupled to a word line; a capacitor for storing data; a floating transistor for transmitting stored data in the capacitor to a bit line, gate of the floating transistor being a single layer and serving as a temporary data storage; and a first insulating layer between the control gate layer and the gate of the floating transistor, wherein a voltage supplied to body of the floating transistor is controllable.
    Type: Application
    Filed: November 21, 2005
    Publication date: April 20, 2006
    Inventors: Jin-Hong Ahn, Sang-Hoon Hong, Young-June Park, Sang-Don Lee, Yil-Wook Kim, Gi-Hyun Bae
  • Patent number: 6996007
    Abstract: A unit cell included in a non-volatile dynamic random access memory (NVDRAM) includes a control gate layer coupled to a word line; a capacitor for storing data; a floating transistor for transmitting stored data in the capacitor to a bit line, gate of the floating transistor being a single layer and serving as a temporary data storage; and a first insulating layer between the control gate layer and the gate of the floating transistor, wherein a voltage supplied to body of the floating transistor is controllable.
    Type: Grant
    Filed: December 31, 2003
    Date of Patent: February 7, 2006
    Assignee: Hynix Semiconductor, Inc.
    Inventors: Jin-Hong Ahn, Sang-Hoon Hong, Young-June Park, Sang-Don Lee, Yil-Wook Kim, Gi-Hyun Bae
  • Publication number: 20050280113
    Abstract: A semiconductor device has a silicon substrate, in which an active region is formed between two device isolation films and a gate is formed on the surface of the active region. The silicon substrate has a laterally etched portion in the active region below the surface of the active region on the side near the device isolation film. An insulating film is formed on the laterally etched portion of the silicon substrate. A conductive electrode is formed on the insulating film, through which an external voltage is applied to adjust a threshold voltage. The device isolation film is formed on the conductive electrode. None or some pockets of vacant cavity is present between the device isolation film and the conductive electrode.
    Type: Application
    Filed: December 9, 2004
    Publication date: December 22, 2005
    Inventors: Yil Kim, Jun Hee Cho, Sung Eon Park, Jin Hong Ahn, Sang Don Lee
  • Publication number: 20050205939
    Abstract: The present invention relates to a transistor of a volatile memory device with gate dielectric structure capable of trapping charges and a method for fabricating the same. The transistor in a cell region of a volatile memory device includes a substrate of a first conductive type; a gate dielectric structure capable of trapping charges and formed on the substrate; a gate formed on the gate dielectric structure; a gate insulation layer formed on the gate; a source/drain of a second conductive type formed in a predetermined region of the substrate disposed beneath each lateral side of the gate; and a channel ion implantation region of the first conductive type formed in a predetermined region of the substrate disposed beneath the gate.
    Type: Application
    Filed: June 30, 2004
    Publication date: September 22, 2005
    Inventors: Sang-Don Lee, Yil-Wook Kim, Jin-Hong Ahn, Young-June Park
  • Patent number: 6937535
    Abstract: A memory device includes at least two cell blocks connected to a global bit line for outputting data in response to an instruction; at least one global bit line connection unit for selectively connecting the global bit line to each cell block under control of a control block, one global bit line connection unit being allocated between the two cell blocks; and said control block for controlling output of data stored in each cell block to the global bit line and restoration of the outputted data of the global bit line to the original cell block or another cell block which is determined by depending upon whether data in response to a next instruction is outputted from the original cell block or another cell block.
    Type: Grant
    Filed: October 28, 2003
    Date of Patent: August 30, 2005
    Assignee: Hynix Semiconductor Inc.
    Inventors: Jin-Hong Ahn, Sang-Hoon Hong, Se-Jun Kim, Jae-Bum Ko
  • Patent number: 6930951
    Abstract: There is provided a semiconductor memory device and a method for driving the same, which is capable of accessing data in a continuous burst mode regardless of locations of accessed data. The semiconductor memory device includes: a first bank including a first word line corresponding to a first row address; and a second bank including a second word line corresponding to a second row address, wherein the second row address is consecutive to the first row address.
    Type: Grant
    Filed: December 22, 2003
    Date of Patent: August 16, 2005
    Assignee: Hynix Semiconductor Inc.
    Inventors: Jin-Hong Ahn, Sang-Hoon Hong, Jae-Bum Ko, Se-Jun Kim
  • Publication number: 20050144419
    Abstract: A semiconductor memory device includes a row decoding block for decoding an inputted address to thereby generate a logical unit cell block address and a decoded word line address; a tag block for converting the logical unit cell block address into a physical unit cell block address; a decoded address latching block for latching the decoded word line address to thereby output the decoded word line address as a word line activation signal in response to the physical unit cell block; and a cell area for outputting a data, which is stored therein, in response to the word line activation signal.
    Type: Application
    Filed: June 28, 2004
    Publication date: June 30, 2005
    Inventors: Sang-Hoon Hong, Jin-Hong Ahn, Jae-Bum Ko, Se-Jun Kim
  • Publication number: 20050141324
    Abstract: A semiconductor memory device having a high speed for a data transmission includes a plurality of cell blocks, each having a plurality of unit cells for storing data; a plurality of local bit line sense amplifying block, each for sensing and amplifying the data stored in the N number of cell blocks; a global bit line sense amplifying block for latching the data amplified by the local bit line sense amplifying blocks; and a data transferring block for transmitting the data from the local bit line sense amplifying block to the global bit line sense amplifying block.
    Type: Application
    Filed: June 25, 2004
    Publication date: June 30, 2005
    Inventors: Jae-Bum Ko, Jin-Hong Ahn, Sang-Hoon Hong, Se-Jun Kim
  • Publication number: 20050141316
    Abstract: A driving circuit for use in a non-volatile dynamic random access memory (NVDRAM) having a nonconductor which can trap electrons or holes includes an internal supply voltage generator for generating the plurality of internal supply voltages, each having at least two different voltage levels; a mode controller for determining an operation mode of the NVDRAM; a voltage level selector for selecting one voltage level of each internal supply voltage in response to the operation mode to thereby outputs the selected voltage level of each internal supply voltage to the row decoding block and the core area; a row decoding block for receiving the internal supply voltages and outputting the internal supply voltages in response to an inputted address; and a core area having a plurality of unit cells, each storing a data, for accessing the data in response to inputted voltage levels of the plurality of internal supply voltages.
    Type: Application
    Filed: June 30, 2004
    Publication date: June 30, 2005
    Inventors: Jin-Hong Ahn, Sang-Hoon Hong, Sang-Don Lee, Yil-Wook Kim, Young-June Park
  • Publication number: 20050047194
    Abstract: A method for operating a non-volatile dynamic random access memory (NVDRAM) device having a plurality of memory cells, each cell having a capacitor and a transistor having a floating gate includes the steps of (A) preparing a power-on mode for performing a DRAM operation; and (B) preparing a power-off mode for holding stored data in the memory cell.
    Type: Application
    Filed: December 31, 2003
    Publication date: March 3, 2005
    Inventors: Jin-Hong Ahn, Sang-Hoon Hong, Young-June Park, Sang-Don Lee, Yil-Wook Kim, Gi-Hyun Bae
  • Publication number: 20050041474
    Abstract: A unit cell included in a non-volatile dynamic random access memory (NVDRAM) includes a control gate layer coupled to a word line; a capacitor for storing data; a floating transistor for transmitting stored data in the capacitor to a bit line, gate of the floating transistor being a single layer and serving as a temporary data storage; and a first insulating layer between the control gate layer and the gate of the floating transistor, wherein a voltage supplied to body of the floating transistor is controllable.
    Type: Application
    Filed: December 31, 2003
    Publication date: February 24, 2005
    Inventors: Jin-Hong Ahn, Sang-Hoon Hong, Young-June Park, Sang-Don Lee, Yil-Wook Kim, Gi-Hyun Bae
  • Publication number: 20040264278
    Abstract: There is provided a semiconductor memory device and a method for driving the same, which is capable of accessing data in a continuous burst mode regardless of locations of accessed data. The semiconductor memory device includes: a first bank including a first word line corresponding to a first row address; and a second bank including a second word line corresponding to a second row address, wherein the second row address is consecutive to the first row address.
    Type: Application
    Filed: December 22, 2003
    Publication date: December 30, 2004
    Inventors: Jin-Hong Ahn, Sang-Hoon Hong, Jae-Bum Ko, Se-Jun Kim