Patents by Inventor Keiji Ikeda

Keiji Ikeda has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20210082921
    Abstract: According to one embodiment, a semiconductor storage device includes a plurality of first wires extending in a first direction, a plurality of second wires extending in a second direction intersecting the first direction, and a plurality of first semiconductor transistors. Each first semiconductor transistor is respectively connected between one of the plurality of first wires and one of the plurality of second wires. Each first semiconductor transistor includes a gate electrode connected to the respective first wire and a channel layer on a first surface of the second wire and also a side surface of the respective second wire.
    Type: Application
    Filed: February 27, 2020
    Publication date: March 18, 2021
    Inventors: Masaharu WADA, Keiji IKEDA
  • Patent number: 10950735
    Abstract: According to one embodiment, a semiconductor device includes a semiconductor layer and a first layer. The semiconductor layer includes a first portion including a first element and oxygen. The first element includes at least one selected from the group consisting of In, Ga, Zn, Al, Sn, Ti, Si, Ge, Cu, As, and W. The first layer includes a second element including at least one selected from the group consisting of W, Ti, Ta, Mo, Cu, Al, Ag, Hf, Au, Pt, Pd, Ru, Y, V, Cr, Ni, Nb, In, Ga, Zn, and Sn. The first portion includes a first region and a second region. The second region is provided between the first region and the first layer. The first region includes a bond of the first element and oxygen. The second region includes a bond of the first element and a metallic element.
    Type: Grant
    Filed: March 12, 2019
    Date of Patent: March 16, 2021
    Assignee: TOSHIBA MEMORY CORPORATION
    Inventors: Junji Kataoka, Tomomasa Ueda, Tomoaki Sawabe, Keiji Ikeda, Nobuyoshi Saito
  • Patent number: 10950295
    Abstract: According to one embodiment, a semiconductor memory includes a first bit line; a second bit line; a source line; a first memory cell electrically connected between the first bit line and the source line and including a first transistor and a first capacitor; a second memory cell electrically connected between the second bit line and the source line and including a second transistor and a second capacitor; a third transistor electrically connected to the source line; and a sense amplifier circuit including a first node electrically connected to the first bit line and a second node electrically connected to the second bit line.
    Type: Grant
    Filed: September 11, 2019
    Date of Patent: March 16, 2021
    Assignee: TOSHIBA MEMORY CORPORATION
    Inventors: Chika Tanaka, Keiji Ikeda
  • Patent number: 10913840
    Abstract: A rubber composition comprises 5 to 30 parts by mass of a terpene resin having a softening point of 100 to 120° C. and a molecular weight of 500 to 10,000, and 2 to 10 parts by mass of a liquid rubber or a liquid resin having a molecular weight of 100 to 3,500, based on 100 parts by mass of a rubber component comprising 72 to 95% by mass of an aromatic olefin rubber and 5 to 28% by mass of a diene olefin rubber, wherein a ratio of a content of the terpene resin to a content of the liquid rubber or the liquid resin (a content of the terpene resin/a content of the liquid rubber or the liquid resin) is from 0.5 to 5, and the tire is one having a tire member composed of the rubber composition.
    Type: Grant
    Filed: March 14, 2018
    Date of Patent: February 9, 2021
    Assignee: SUMITOMO RUBBER INDUSTRIES, LTD.
    Inventors: Kenya Watanabe, Takahiro Kawachi, Keiji Ikeda
  • Publication number: 20200381557
    Abstract: According to an embodiment, a semiconductor device includes an oxide semiconductor layer including indium (In), aluminum (Al), and zinc (Zn), the oxide semiconductor layer having an atomic ratio of the aluminum to a sum of indium, aluminum, and zinc of equal to or more than 8% and equal to or less than 23%, a gate electrode, and a gate insulating layer provided between the oxide semiconductor layer and the gate electrode.
    Type: Application
    Filed: March 4, 2020
    Publication date: December 3, 2020
    Applicant: Kioxia Corporation
    Inventors: Shigeki HATTORI, Tomomasa UEDA, Keiji IKEDA
  • Patent number: 10790396
    Abstract: A semiconductor device of an embodiment includes a first electrode; a second electrode; an oxide semiconductor layer provided between the first electrode and the second electrode and extending in a first direction; a gate electrode surrounding the oxide semiconductor layer; and a first gate insulating layer provided between the gate electrode and the oxide semiconductor layer, the first gate insulating layer surrounding the oxide semiconductor layer, and the first gate insulating layer having a length in the first direction shorter than a length of the oxide semiconductor layer in the first direction.
    Type: Grant
    Filed: August 14, 2018
    Date of Patent: September 29, 2020
    Assignee: TOSHIBA MEMORY CORPORATION
    Inventors: Tomoaki Sawabe, Tomomasa Ueda, Keiji Ikeda, Tsutomu Tezuka, Nobuyoshi Saito
  • Publication number: 20200302993
    Abstract: According to one embodiment, a semiconductor memory includes a first bit line; a second bit line; a source line; a first memory cell electrically connected between the first bit line and the source line and including a first transistor and a first capacitor; a second memory cell electrically connected between the second bit line and the source line and including a second transistor and a second capacitor; a third transistor electrically connected to the source line; and a sense amplifier circuit including a first node electrically connected to the first bit line and a second node electrically connected to the second bit line.
    Type: Application
    Filed: September 11, 2019
    Publication date: September 24, 2020
    Applicant: TOSHIBA MEMORY CORPORATION
    Inventors: Chika Tanaka, Keiji Ikeda
  • Publication number: 20200303554
    Abstract: A semiconductor device of an embodiment includes a first electrode, a second electrode, an oxide semiconductor channel, an insulation layer, an oxide layer, and a gate electrode. The oxide semiconductor channel includes a portion extending along a first direction and connects the first electrode to the second electrode. The insulation layer surrounds the oxide semiconductor channel. The oxide layer covers the oxide semiconductor channel and the insulation layer, and includes an oxide of a metal element. The gate electrode covers the oxide semiconductor channel, the insulation layer, and the oxide layer, and includes the metal element.
    Type: Application
    Filed: September 6, 2019
    Publication date: September 24, 2020
    Applicant: TOSHIBA MEMORY CORPORATION
    Inventors: Tomoaki SAWABE, Nobuyoshi SAITO, Junji KATAOKA, Tomomasa UEDA, Keiji IKEDA
  • Patent number: 10759925
    Abstract: A preparation method of a rubber composition for a tire assures that good processability can be obtained even if a silane coupling agent having a mercapto group is blended. The preparation method of a rubber composition for a tire characterized by initiating kneading of a rubber component and a compound of the formula (1) before kneading the rubber component and a silane coupling agent having a mercapto group. (Wherein R1 represents a straight-chain or branched chain alkyl group having 1 to 18 carbon atoms or a cycloalkyl group having 3 to 12 carbon atoms, and R2 and R3 together with nitrogen bonded thereto form a succinimide group, a maleimide group or a phthalimide group.
    Type: Grant
    Filed: September 15, 2017
    Date of Patent: September 1, 2020
    Assignee: SUMITOMO RUBBER INDUSTRIES, LTD.
    Inventors: Tatsuhiro Tanaka, Takayuki Nagase, Keiji Ikeda
  • Patent number: 10714629
    Abstract: According to one embodiment, a transistor includes first to third conductors, first and second oxide semiconductors, and a gate insulating film. The first and second conductors are stacked via an insulator above a substrate. The first oxide semiconductor is formed on the first conductor. The second oxide semiconductor is formed on the first oxide semiconductor. The second oxide semiconductor have a pillar shape through the second conductor along a first direction crossing a surface of the substrate. The second oxide semiconductor is different from the first oxide semiconductor. The gate insulating film is formed between the second conductor and the second oxide semiconductor. The third conductor is formed on the second oxide semiconductor.
    Type: Grant
    Filed: September 5, 2018
    Date of Patent: July 14, 2020
    Assignee: TOSHIBA MEMORY CORPORATION
    Inventors: Nobuyoshi Saito, Tomomasa Ueda, Kentaro Miura, Keiji Ikeda, Tsutomu Tezuka
  • Patent number: 10665587
    Abstract: According to one embodiment, A semiconductor device includes: a first semiconductor layer; and a plurality of first transistors including a plurality of first gate structures provided on the first semiconductor layer, a first channel region provided in the first semiconductor layer and under the first gate structure, and a plurality of first diffusion regions provided in the first semiconductor layer in a manner to sandwich the first channel region.
    Type: Grant
    Filed: June 7, 2018
    Date of Patent: May 26, 2020
    Assignee: Kabushiki Kaisha Toshiba
    Inventors: Keiji Ikeda, Tsutomu Tezuka
  • Patent number: 10639933
    Abstract: Provided are a rubber composition for treads which achieves a balanced improvement in fuel economy, abrasion resistance, and wet grip performance while offering good processability, and a pneumatic tire formed from the rubber composition. The present invention relates to a rubber composition for treads containing: a polybutadiene; and a terpene resin having a glass transition temperature (Tg) of 40° C. to 90° C., the polybutadiene satisfying the following conditions (A), (B) and (C): (A) a ratio (Tcp/ML1+4, 100° C.) of 5% by mass toluene solution viscosity (Tcp) to Mooney viscosity (ML1+4, 100° C.) is 0.9 to 2.3; (B) a stress relaxation time (T80) is 10.0 to 40.0 seconds, which is a time required for torque to decay by 80%, where 100% represents torque at the end of a ML1+4, 100° C. measurement; and (C) a molecular weight distribution (Mw/Mn) is 2.50 to 4.00.
    Type: Grant
    Filed: October 18, 2017
    Date of Patent: May 5, 2020
    Assignee: SUMITOMO RUBBER INDUSTRIES, LTD.
    Inventor: Keiji Ikeda
  • Patent number: 10643671
    Abstract: According to an embodiment, a semiconductor device includes a plurality of first interconnections, a plurality of gate dielectric films, and a plurality of second interconnections. The plurality of first interconnections are oxide semiconductors formed in parallel at predetermined intervals in a first direction. The plurality of gate dielectric films are formed on surfaces of the first interconnections, respectively. The plurality of second interconnections are conductors formed at predetermined intervals in parallel to a second direction orthogonal to the first direction, respectively, to bridge over the gate dielectric films.
    Type: Grant
    Filed: February 15, 2018
    Date of Patent: May 5, 2020
    Assignee: Kabushiki Kaisha Toshiba
    Inventors: Kosuke Tatsumura, Keiji Ikeda, Tsutomu Tezuka
  • Patent number: 10636479
    Abstract: A semiconductor memory device includes a first memory cell that includes a first transistor and a first capacitor, a second transistor having a first terminal that is connected to a first terminal of the first memory cell, a first bit line that is connected to a second terminal of the first memory cell, a second bit line that is connected to a second terminal of the second transistor, and a controller that turns on the first transistor and turns off the second transistor during a write operation on the first memory cell and turns on the first transistor and the second transistor during a read operation on the first memory cell.
    Type: Grant
    Filed: August 27, 2018
    Date of Patent: April 28, 2020
    Assignee: TOSHIBA MEMORY CORPORATION
    Inventors: Keiji Ikeda, Chika Tanaka
  • Patent number: 10621490
    Abstract: According to an embodiment, a semiconductor device includes M write word lines, M read word lines, N write bit lines, N read bit lines, N source lines, and M×N cells. The M×N cells are arranged in a matrix including M rows×N columns. A cell in an m-th row×an n-th column includes a first FET, a second FET, and a capacitor. The first FET is connected to an m-th write word line at a gate, to an n-th write bit line at a drain, and to a source of the second FET at a source. The second FET is connected to an m-th read word line at a gate and to an n-th read bit line at a drain. The capacitor is connected to an n-th source line at one end and to the source of the first RET at the other end.
    Type: Grant
    Filed: February 20, 2018
    Date of Patent: April 14, 2020
    Assignee: Kabushiki Kaisha Toshiba
    Inventors: Chika Tanaka, Keiji Ikeda
  • Patent number: 10608009
    Abstract: This nonvolatile semiconductor memory device comprises: a memory cell array including memory cells; and a wiring line portion connecting the memory cell array to an external circuit. The memory cell array comprises a plurality of first conductive layers which are connected to the memory cells and arranged in a stacking direction. On the other hand, the wiring line portion comprises: a plurality of second conductive layers arranged in the stacking direction and respectively connected to the plurality of first conductive layers, positions of ends of the plurality of second conductive layers being different in a first direction crossing the stacking direction; a third conductive layer extending in the stacking direction from the second conductive layer; a channel semiconductor layer connected to one end of the third conductive layer; and a gate electrode wiring line disposed on a surface of the channel semiconductor layer via a gate insulating film.
    Type: Grant
    Filed: March 11, 2016
    Date of Patent: March 31, 2020
    Assignee: Toshiba Memory Corporation
    Inventors: Keiji Ikeda, Masumi Saitoh, Hideaki Aochi, Takeshi Kamigaichi, Jun Fujiki
  • Patent number: 10553601
    Abstract: According to one embodiment, a memory includes: a member extending in a first direction and including an oxide semiconductor layer including first to third portions arranged in order from the bit line to the source line; first, second and third conductive layers arranged along the first direction and facing the first to third portions, respectively, the first conductive layer including first material, and each of the second and third conductive layer including a second material different from the first material; a memory cell in a first position corresponding to the first portion, the memory cell including a charge storage layer in the oxide semiconductor layer; a first transistor in a second position corresponding to the second portion; and a second transistor in a third position corresponding to the third portion.
    Type: Grant
    Filed: July 20, 2018
    Date of Patent: February 4, 2020
    Assignee: TOSHIBA MEMORY CORPORATION
    Inventors: Tsutomu Tezuka, Fumitaka Arai, Keiji Ikeda, Tomomasa Ueda, Nobuyoshi Saito, Chika Tanaka, Kentaro Miura, Tomoaki Sawabe
  • Publication number: 20200013892
    Abstract: According to one embodiment, a semiconductor device includes a semiconductor layer and a first layer. The semiconductor layer includes a first portion including a first element and oxygen. The first element includes at least one selected from the group consisting of In, Ga, Zn, Al, Sn, Ti, Si, Ge, Cu, As, and W. The first layer includes a second element including at least one selected from the group consisting of W, Ti, Ta, Mo, Cu, Al, Ag, Hf, Au, Pt, Pd, Ru, Y, V, Cr, Ni, Nb, In, Ga, Zn, and Sn. The first portion includes a first region and a second region. The second region is provided between the first region and the first layer. The first region includes a bond of the first element and oxygen. The second region includes a bond of the first element and a metallic element.
    Type: Application
    Filed: March 12, 2019
    Publication date: January 9, 2020
    Applicant: Toshiba Memory Corporation
    Inventors: Junji KATAOKA, Tomomasa UEDA, Tomoaki SAWABE, Keiji IKEDA, Nobuyoshi SAITO
  • Patent number: 10497712
    Abstract: According to one embodiment, a memory includes: a first gate of a first transistor and a second gate electrode of the second transistor facing the a semiconductor layer; an oxide semiconductor layer between the first and second transistors and including first to fifth portions in order; a third gate of a first cell facing the first portion; a fourth gate of a third transistor facing the second portion; a fifth gate of a second cell facing the third portion; a sixth gate of a fourth transistor facing the fourth portion; an interconnect connected to the fifth portion; a source line connected to the first transistor; and a bit line connected to the second transistor. A material of the third gate is different from a material of the fourth gate.
    Type: Grant
    Filed: July 20, 2018
    Date of Patent: December 3, 2019
    Assignee: Toshiba Memory Corporation
    Inventors: Tsutomu Tezuka, Fumitaka Arai, Keiji Ikeda, Tomomasa Ueda, Nobuyoshi Saito, Chika Tanaka, Kentaro Miura, Tomoaki Sawabe
  • Patent number: 10431287
    Abstract: According to one embodiment, a semiconductor memory device includes a memory cell including a transistor formed of an oxide semiconductor, an insulation film, and a control electrode, and a capacitance element configured to store a charge, the memory cell being configured to store a coupling weight of a neuron model by a charge amount accumulated in the capacitance element; and a control circuit configured to output a signal as a sum of a product between input data of the memory cell and the coupling weight.
    Type: Grant
    Filed: September 15, 2017
    Date of Patent: October 1, 2019
    Assignee: Toshiba Memory Corporation
    Inventors: Chika Tanaka, Keiji Ikeda