Patents by Inventor KHANG CHOONG YONG

KHANG CHOONG YONG has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 10354957
    Abstract: An electrical interconnect for an electronic package. The electrical interconnect includes a first dielectric layer; a second dielectric layer; a signal conductor positioned between the first dielectric layer and the second dielectric layer; and a conductive reference layer mounted on the first dielectric layer, and wherein the conductive reference layer does not cover the signal conductor. The conductive reference layer may be a first conductive reference layer and the electrical interconnect further comprises a second conductive reference layer mounted on the second dielectric layer. The second conductive reference layer does not cover the signal conductor. In addition, the signal conductor may be a first signal conductor and the electrical interconnect may further include a second signal conductor between the first dielectric layer and the second dielectric layer. The first and second signal conductors may form a differential pair of conductors.
    Type: Grant
    Filed: November 25, 2015
    Date of Patent: July 16, 2019
    Assignee: Intel Corporation
    Inventors: Bok Eng Cheah, Jackson Chung Peng Kong, Stephen Harvey Hall, Khang Choong Yong, Kooi Chi Ooi, Eric C Gantner
  • Patent number: 10356902
    Abstract: A system for board-to-board interconnect is described herein. The system includes a first printed circuit board (PCB) having a first recess along a first edge of the first PCB that exposes a first solder pad on a layer of the first PCB. The system also includes a second PCB having a second recess along a second edge of the second PCB that exposes a second solder pad on a layer of the second PCB. The second recess is complementary to the first recess to allow the first PCB to mate with the second PCB. The first solder pad is aligned with the second solder pad when the first PCB is mated with the second PCB. The system additionally includes an assembly configured to electronically couple the first solder pad with the second solder pad.
    Type: Grant
    Filed: December 26, 2015
    Date of Patent: July 16, 2019
    Assignee: Intel Corporation
    Inventors: Chee Ling Wong, Wil Choon Song, Khang Choong Yong, Eng Huat Goh, Mohd Muhaiyiddin Bin Abdullah, Tin Poay Chuah
  • Publication number: 20190215953
    Abstract: Embodiments are generally directed to a mutual inductance suppressor for crosstalk immunity enhancement. An embodiment of a printed circuit board includes a first signal trace and a second signal trace on a first layer, wherein the first signal trace and second signal trace are non-intersecting; a second layer below the first layer, the second layer including a voltage reference plane; and a mutual inductance suppressor in the voltage reference plane, the mutual inductance suppressor including a serpentine portion of the voltage reference plane between the first signal trace and the second signal trace.
    Type: Application
    Filed: October 1, 2016
    Publication date: July 11, 2019
    Inventors: Khang Choong YONG, Jackson Chung Peng KONG, Bok Eng CHEAH, Stephen H. HALL
  • Publication number: 20190208620
    Abstract: Embodiments are generally directed to 3D high-inductive ground plane for crosstalk reduction. An embodiment of a printed circuit board includes a first signal trace and a second signal trace on a first layer, wherein the first signal trace and second signal trace are non-intersecting; a second layer below the first layer; a third layer below the second layer; and a three-dimensional (3D) ground plane, the 3D ground plane including a first plurality of segments on the third layer, a second plurality of segments on the second layer, and a plurality of metal vias to connect the first plurality of segments and the second plurality of segments in the ground plane.
    Type: Application
    Filed: August 29, 2017
    Publication date: July 4, 2019
    Inventors: Jackson Chung Peng KONG, Bok Eng CHEAH, Khang Choong YONG, Ramaswamy PARTHASARATHY
  • Publication number: 20190181080
    Abstract: Semiconductor package assemblies and semiconductor packages incorporating an impedance-boosting channel between a transmitter die and a receiver die are described. In an example, a semiconductor package includes a package substrate incorporating the impedance-boosting channel having a first arc segment connected to the transmitter die and a second arc segment connected to the receiver die. The arc segments extend around respective vertical axes passing through a transmitter die electrical bump and a receiver die electrical bump, respectively. Accordingly, the arc segments introduce an inductive circuitry to increase signal integrity of an electrical signal sent from the transmitter die to the receiver die.
    Type: Application
    Filed: September 30, 2016
    Publication date: June 13, 2019
    Inventors: Bok Eng CHEAH, Jackson Chung Peng KONG, Khang Choong YONG, Po Yin YAW, Kok Hou TEH
  • Publication number: 20190158024
    Abstract: An apparatus is provided which comprises: a crystal having an input and an output; a first interconnect line having first and second ends, wherein the first end is coupled to the input; a second interconnect line having first and second ends, wherein the first end is coupled to the output; a first capacitor coupled to the input and ground; and a second capacitor coupled to the second end of the second interconnect line. An apparatus is provided which comprises: a high pass filter; a pair of AC coupling capacitors coupled to the high pass filter; a low pass filter coupled to the pair of AC coupling capacitors; and an analog to digital converter (ADC) coupled to the low pass filter.
    Type: Application
    Filed: December 31, 2018
    Publication date: May 23, 2019
    Applicant: Intel Corporation
    Inventors: Khang Choong YONG, Raymond CHONG, Ramaswamy PARTHASARATHY, Stephen HALL, Chin Lee KUAN
  • Publication number: 20190148269
    Abstract: A fold in a semiconductor package substrate includes an embedded device that includes orthogonal electrical coupling through the package substrate by a bond-pad via that is configured to couple to a semiconductive device that is mounted on the semiconductor package substrate. The semiconductive device is coupled to the embedded device with the orthogonal electrical coupling.
    Type: Application
    Filed: June 26, 2018
    Publication date: May 16, 2019
    Inventors: Bok Eng Cheah, Jackson Chung Peng Kong, Khang Choong Yong, Yun Rou Lim
  • Publication number: 20190131257
    Abstract: Semiconductor packages including a lateral interconnect having an arc segment to increase self-inductance of a signal line is described. In an example, the lateral interconnect includes a circular segment extending around an interconnect pad. The circular segment may extend around a vertical axis of a vertical interconnect to introduce an inductive circuitry to compensate for an impedance mismatch of the vertical interconnect.
    Type: Application
    Filed: June 15, 2016
    Publication date: May 2, 2019
    Inventors: Jackson Chung Peng KONG, Bok Eng CHEAH, Khang Choong YONG, Howard Lincoln HECK
  • Patent number: 10256519
    Abstract: Various embodiments disclosed relate to a circuit. The circuit includes a transceiver adapted to generate a signal. A stranded transmission line is connected to the transceiver. The signal is then transmitted through the first pair of conductive strands.
    Type: Grant
    Filed: December 30, 2016
    Date of Patent: April 9, 2019
    Inventors: Wil Choon Song, Khang Choong Yong, Min Suet Lim, Eng Huat Goh, Boon Ping Koh
  • Publication number: 20190103357
    Abstract: Methods/structures of joining package structures are described. Those methods/structures may include a first package, wherein the first package includes a first substrate section and a second substrate section. A plurality of stacked die may be disposed between the first substrate section and the second substrate section, wherein a surface of a first die of the plurality of stacked die is coplanar with a surface of the first section and with a surface of the second section. A second package is physically and electrically coupled to the first package.
    Type: Application
    Filed: September 29, 2017
    Publication date: April 4, 2019
    Applicant: Intel Corporation
    Inventors: Min Suet Lim, Eng Huat Goh, Khang Choong Yong, Wil Choon Song, Jiun Hann Sir, Boon Ping Koh
  • Publication number: 20190045625
    Abstract: Techniques and mechanisms for mitigating the effect of signal noise on communication via an interconnect. In an embodiment, a substrate includes an interconnect and a conductor which has a hole formed therein. Portions of the interconnect variously extend over a side of the conductor, wherein another recess portion of the interconnect extends from a plane which includes the side, and further extends at least partially into the hole. The configuration of the recess portion extending within the hole may contribute to an impedance which dampens a transmitter slew rate of the communication. In an embodiment, a total distance along a path formed by the interconnect is equal to or less than 5.5 inches.
    Type: Application
    Filed: December 14, 2017
    Publication date: February 7, 2019
    Applicant: Intel Corporation
    Inventors: Jackson Chung Peng Kong, Bok Eng Cheah, Khang Choong Yong, Yun Ling, Chia Voon Tan
  • Publication number: 20190045621
    Abstract: In embodiments, a device may include a single electromagnetic interference (EMI) shield plate that defines an enclosed area. The EMI shield plate may have an inner surface and an outer surface opposite the inner surface. The device may further include a first printed circuit board (PCB) coupled with the inner surface, wherein the first PCB is within the enclosed area. Other embodiments may be described and/or claimed.
    Type: Application
    Filed: June 25, 2018
    Publication date: February 7, 2019
    Applicant: Intel Corporation
    Inventors: Tin Poay Chuah, Yew San Lim, Khai Ern Ke See, Khang Choong Yong, Kevin J. Byrd
  • Publication number: 20190013303
    Abstract: Embodiments of the present disclosure describe integrated circuit (IC) package assemblies having a stiffener that extends beyond a package substrate outer edge, computing devices incorporating the IC package assemblies, methods for formation of the IC package assemblies, and associated configurations. An IC package assembly may include a package substrate having a first side, a second side opposite the first side, and an outer edge extending between the first side and the second side; an IC die coupled with the first side of the package substrate, where the IC die includes a power terminal; a stiffener coupled with the first side of the package substrate, where the stiffener surrounds the IC die and includes a conductive routing region coupled with the IC die power terminal, and a passive electronic device coupled with the conductive routing region. Other embodiments may be described and/or claimed.
    Type: Application
    Filed: June 1, 2018
    Publication date: January 10, 2019
    Inventors: Eng Huat GOH, Bok Eng CHEAH, Jackson Chung Peng KONG, Min Suet LIM, Khang Choong YONG, Howe Yin LOO
  • Publication number: 20190007259
    Abstract: Apparatus and methods are provided for ameliorating distortion issues associated with a conductor that passes over a void in a reference plane. In an example, the signal conductor can include a first part routed over the major surface of a first side of the reference plane structure on a first side of the void and that approaches a first edge of the reference plane structure with a first trajectory, a second part routed over the major surface of the reference plane structure on a second side of the void and that approaches a second edge of the reference plane structure with a second trajectory, and a third portion connecting the first portion with the second portion, the third portion spanning the void, and having a plurality of spurs extending from a body of the third portion.
    Type: Application
    Filed: June 28, 2018
    Publication date: January 3, 2019
    Inventors: Khang Choong Yong, Bok Eng Cheah, Jackson Chung Peng Kong, Stephen Harvey Hall, Yun Rou Lim
  • Publication number: 20190008029
    Abstract: Apparatus and methods are provided for ameliorating distortion issues associated with a conductor that passes over a void in a reference plane. In an example, the conductor can include a first part routed over a major surface of a first side of the reference plane structure and that approaches a first edge of the reference plane structure with a first trajectory, a second part routed over the major surface of a second side of the reference plane structure and that approaches a second edge of the reference plane structure with a second trajectory in-line with the first trajectory, and a third portion connecting the first portion with the second portion and having a third trajectory departing from the first trajectory and the second trajectory, the third portion configured to span the void.
    Type: Application
    Filed: June 28, 2018
    Publication date: January 3, 2019
    Inventors: Khang Choong Yong, Bok Eng Cheah, Jackson Chung Peng Kong, Stephen Harvey Hall, Yun Rou Lim
  • Patent number: 10171033
    Abstract: An apparatus is provided which comprises: a crystal having an input and an output; a first interconnect line having first and second ends, wherein the first end is coupled to the input; a second interconnect line having first and second ends, wherein the first end is coupled to the output; a first capacitor coupled to the input and ground; and a second capacitor coupled to the second end of the second interconnect line. An apparatus is provided which comprises: a high pass filter; a pair of AC coupling capacitors coupled to the high pass filter; a low pass filter coupled to the pair of AC coupling capacitors; and an analog to digital converter (ADC) coupled to the low pass filter.
    Type: Grant
    Filed: March 25, 2017
    Date of Patent: January 1, 2019
    Assignee: Intel Corporation
    Inventors: Khang Choong Yong, Raymond Chong, Ramaswamy Parthasarathy, Stephen Hall, Chin Lee Kuan
  • Patent number: 10158339
    Abstract: Techniques for reducing multi-reflection noise via compensation structures are described herein. An example system includes a capacitive component. The example system further includes a capacitive compensation structure coupled to two ends of the capacitive component. The example system includes a partially meshed ground plane coupled to one side of a dielectric substrate. The example system also includes one or more signal conductors coupled to another side of the dielectric substrate and electrically coupled to the capacitive component. The one or more signal conductors are located parallel to a meshed length of the partially meshed ground plane.
    Type: Grant
    Filed: December 11, 2015
    Date of Patent: December 18, 2018
    Assignee: Intel Corporation
    Inventors: Jackson Chung Peng Kong, Bok Eng Cheah, Khang Choong Yong, Howard L. Heck, Wil Choon Song
  • Patent number: 10153253
    Abstract: A system-in-package apparatus includes a package substrate configured to carry at least one semiconductive device on a die side and a through-mold via package bottom interposer disposed on the package substrate on a land side. A land side board mates with the through-mold via package bottom interposer, and enough vertical space is created by the through-mold via package bottom interposer to allow space for at least one device disposed on the package substrate on the land side.
    Type: Grant
    Filed: November 21, 2016
    Date of Patent: December 11, 2018
    Assignee: Intel Corporation
    Inventors: Howe Yin Loo, Eng Huat Goh, Min Suet Lim, Bok Eng Cheah, Jackson Chung Peng Kong, Khang Choong Yong
  • Publication number: 20180350748
    Abstract: An electrical interconnect for an electronic package. The electrical interconnect includes a first dielectric layer; a second dielectric layer; a signal conductor positioned between the first dielectric layer and the second dielectric layer; and a conductive reference layer mounted on the first dielectric layer, and wherein the conductive reference layer does not cover the signal conductor. The conductive reference layer may be a first conductive reference layer and the electrical interconnect further comprises a second conductive reference layer mounted on the second dielectric layer. The second conductive reference layer does not cover the signal conductor. In addition, the signal conductor may be a first signal conductor and the electrical interconnect may further include a second signal conductor between the first dielectric layer and the second dielectric layer. The first and second signal conductors may form a differential pair of conductors.
    Type: Application
    Filed: November 25, 2015
    Publication date: December 6, 2018
    Inventors: Bok Eng Cheah, Jackson Chung Peng Kong, Stephen Harvey Hall, Khang Choong Yong, Kooi Chi Ooi, Eric C Gantner
  • Publication number: 20180331081
    Abstract: Methods and apparatus relating to integrating System in Package (SiP) with Input/Output (IO) board for platform miniaturization are described. In an embodiment, a SiP board includes a plurality of logic components. An IO board is coupled to the SiP board via a grid array. The plurality of logic components is provided on both sides of the SiP board and one or more of the plurality of logic components are to positioned in an opening in the IO board. Other embodiments are also disclosed and claimed.
    Type: Application
    Filed: December 21, 2015
    Publication date: November 15, 2018
    Applicant: Intel Corporation
    Inventors: Eng Huat Goh, Wee Hoe, Khang Choong Yong, Ping Ping Ooi