Patents by Inventor KHANG CHOONG YONG

KHANG CHOONG YONG has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 10108227
    Abstract: Various embodiments are generally directed to an apparatus, method and other techniques to provide a interface component including a housing comprising a first shell portion and a second shell portion, the first shell portion forming an extended portion for the housing and comprising a retention track engageable a counterpart retention track. The interface component to include a printed circuit board disposed within the housing, the printed circuit board comprising a plurality of contact pins each comprising a contact hole and a retention bump and a socket to couple with a stud.
    Type: Grant
    Filed: December 24, 2015
    Date of Patent: October 23, 2018
    Assignee: INTEL CORPORATION
    Inventors: Khang Choong Yong, Shu Young Cheah, Wil Choon Song, Jackson Chung Peng Kong, Howard Heck
  • Patent number: 10085342
    Abstract: A microelectronic device incorporating an air core inductor having one or more inserts to provide efficiency of the inductor are described. One or more inserts having a selected permeability may be placed within regions defined by coils of the air core inductor. The inserts can be formed of a solid material of the selected permeability or such a material can be applied to other structures, such as circuit components. Other embodiments may be described and/or claimed.
    Type: Grant
    Filed: December 13, 2016
    Date of Patent: September 25, 2018
    Assignee: Intel Corporation
    Inventors: Bok Eng Cheah, Jackson Chung Peng Kong, Khang Choong Yong, Min Suet Lim, Chin Lee Kuan, Howe Yin Loo
  • Patent number: 10083922
    Abstract: A device and method of utilizing spiral interconnects for voltage and power regulation are shown. Examples of spiral interconnects include air core inductors. An integrated circuit package attached to a motherboard using spiral interconnects is shown. Methods of attaching an integrated circuit package to a motherboard using spiral interconnects are shown including air core inductors. Methods of attaching spiral interconnects include using electrically conductive adhesive or solder.
    Type: Grant
    Filed: November 23, 2016
    Date of Patent: September 25, 2018
    Assignee: Intel Corporation
    Inventors: Min Suet Lim, Chin Lee Kuan, Eng Huat Goh, Khang Choong Yong, Bok Eng Cheah, Jackson Chung Peng Kong, Howe Yin Loo
  • Patent number: 10079158
    Abstract: An interconnect topology that includes vertical trench routing in a substrate is disclosed. In one embodiment, the interconnect comprises a substrate having a plurality of layers including a first ground plane layer; a pair of signal conductors that form a differential signal pair, each conductor of the pair of signal conductors having a first portion and a second portion, the second portion extending from the first portion into at least one of the plurality of layers, wherein width of the second portion is less than width of the first portion; and wherein the first ground plane layer is only a first partial layer and has a first void region that is closer to the pair of signal conductors than the first partial layer.
    Type: Grant
    Filed: December 12, 2014
    Date of Patent: September 18, 2018
    Assignee: INTEL CORPORATION
    Inventors: Jackson Kong, Bok Eng Cheah, Khang Choong Yong, Howard L. Heck, Kuan-Yu Chen
  • Publication number: 20180192509
    Abstract: Various embodiments disclosed relate to a circuit. The circuit includes a transceiver adapted to generate a signal. A stranded transmission line is connected to the transceiver. The signal is then transmitted through the first pair of conductive strands.
    Type: Application
    Filed: December 30, 2016
    Publication date: July 5, 2018
    Inventors: Wil Choon Song, Khang Choong Yong, Min Suet Lim, Eng Huat Goh, Boon Ping Koh
  • Publication number: 20180175002
    Abstract: A system-in-package apparatus includes a package substrate configured to carry at least one semiconductive device on a die side and a package bottom interposer disposed on the package substrate on a land side. A land side board mates with the package bottom interposer, and enough vertical space is created by the package bottom interposer to allow space for at least one device disposed on the package substrate on the land side.
    Type: Application
    Filed: December 15, 2016
    Publication date: June 21, 2018
    Inventors: Howe Yin Loo, Eng Huat Goh, Min Suet Lim, Bok Eng Cheah, Jackson Chung Peng Kong, Khang Choong Yong
  • Publication number: 20180168043
    Abstract: A microelectronic device incorporating an air core inductor having one or more inserts to provide efficiency of the inductor are described. One or more inserts having a selected permeability may be placed within regions defined by coils of the air core inductor. The inserts can be formed of a solid material of the selected permeability or such a material can be applied to other structures, such as circuit components. Other embodiments may be described and/or claimed.
    Type: Application
    Filed: December 13, 2016
    Publication date: June 14, 2018
    Inventors: Bok Eng Cheah, Jackson Chung Peng Kong, Khang Choong Yong, Min Suet Lim, Chin Lee Kuan, Howe Yin Loo
  • Publication number: 20180145051
    Abstract: A system-in-package apparatus includes a package substrate configured to carry at least one semiconductive device on a die side and a through-mold via package bottom interposer disposed on the package substrate on a land side. A land side board mates with the through-mold via package bottom interposer, and enough vertical space is created by the through-mold via package bottom interposer to allow space for at least one device disposed on the package substrate on the land side.
    Type: Application
    Filed: November 21, 2016
    Publication date: May 24, 2018
    Inventors: Howe Yin Loo, Eng Huat Goh, Min Suet Lim, Bok Eng Cheah, Jackson Chung Peng Kong, Khang Choong Yong
  • Publication number: 20180145042
    Abstract: A device and method of utilizing spiral interconnects for voltage and power regulation are shown. Examples of spiral interconnects include air core inductors. An integrated circuit package attached to a motherboard using spiral interconnects is shown. Methods of attaching an integrated circuit package to a motherboard using spiral interconnects are shown including air core inductors. Methods of attaching spiral interconnects include using electrically conductive adhesive or solder.
    Type: Application
    Filed: November 23, 2016
    Publication date: May 24, 2018
    Inventors: Min Suet Lim, Chin Lee Kuan, Eng Huat Goh, Khang Choong Yong, Bok Eng Cheah, Jackson Chung Peng Kong, Howe Yin Loo
  • Publication number: 20180123514
    Abstract: An apparatus is provided which comprises: a crystal having an input and an output; a first interconnect line having first and second ends, wherein the first end is coupled to the input; a second interconnect line having first and second ends, wherein the first end is coupled to the output; a first capacitor coupled to the input and ground; and a second capacitor coupled to the second end of the second interconnect line. An apparatus is provided which comprises: a high pass filter; a pair of AC coupling capacitors coupled to the high pass filter; a low pass filter coupled to the pair of AC coupling capacitors; and an analog to digital converter (ADC) coupled to the low pass filter.
    Type: Application
    Filed: March 25, 2017
    Publication date: May 3, 2018
    Inventors: Khang Choong YONG, Raymond CHONG, Ramaswamy PARTHASARATHY, Stephen HALL, Chin Lee KUAN
  • Patent number: 9893444
    Abstract: A board-edge interconnection module features integrated capacitive coupling, which enables a board design employing the module to avoid having AC capacitors and flexible cables with bulky connectors. The recovered real estate enables further miniaturization, enabling the component to be used on a wide variety of devices, including ultra-mobile computing devices.
    Type: Grant
    Filed: September 24, 2015
    Date of Patent: February 13, 2018
    Assignee: Intel Corporation
    Inventors: Jackson Chung Peng Kong, Eng Huat Goh, Bok Eng Cheah, Su Sin Florence Phun, Khang Choong Yong, Min Keen Tang
  • Publication number: 20180005944
    Abstract: Electrical interconnect technology for a package substrate is disclosed. A substrate can include a first conductive element at least partially disposed in a first routing layer, and a second conductive element at least partially disposed in a second routing layer. The first and second routing layers are adjacent routing layers. The substrate can also include a third conductive element having first and second portions disposed in the first routing layer, and an intermediate third portion disposed in a “sub-interconnect layer” between the first and second routing layers.
    Type: Application
    Filed: July 2, 2016
    Publication date: January 4, 2018
    Applicant: Intel Corporation
    Inventors: Eng Huet Goh, Jiun Hann Sir, Min Suet Lim, Khang Choong Yong
  • Publication number: 20170359893
    Abstract: Capacitive interconnects and processes for fabricating the capacitive interconnects are provided. In some embodiments, the capacitive interconnect includes first metal layers, second metal layers; and dielectric layers including a dielectric layer that intercalates a first metal layer of the first metal layers and a second metal layer of the second metal layers. Such layers can be assembled in a nearly concentric arrangement, where the dielectric layer abuts the first metal layer and the second metal layer abuts the dielectric layer. In addition, the capacitive interconnect can include a first electrode electrically coupled to at least one of the first metal layers, and a second electrode electrically coupled to at least one of the second metal layers, the second electrode assembled opposite to the first electrode. The first electrode and the second electrode can include respective solder tops.
    Type: Application
    Filed: June 14, 2016
    Publication date: December 14, 2017
    Inventors: Eng Huat Goh, Min Suet Lim, Fern Nee Tan, Khang Choong Yong, Jiun Hann Sir
  • Patent number: 9836095
    Abstract: Microelectronic devices including an electromagnetic shield over a desired portion of a substrate. The magnetic shield is formed of conductive particles within a selectively curable layer, such as a solder resist material. After application to the substrate, the conductive particles are allowed to settle to form a conductive structure to serve as an electromagnetic shield. The electromagnetic shield can be formed primarily over regions of the substrate containing conductive traces coupled in the package to communicate signals presenting a risk of causing electromagnetic interference with other devices.
    Type: Grant
    Filed: September 30, 2016
    Date of Patent: December 5, 2017
    Assignee: Intel Corporation
    Inventors: Min Suet Lim, Eng Huat Goh, Khang Choong Yong, Boon Ping Koh, Wil Choon Song
  • Publication number: 20170290154
    Abstract: Three-dimensional (3-D) volumetric board architectural design provides technical solutions to technical problems facing miniaturization of circuit boards. The 3-D volumetric architecture includes using more of the unused volume in the vertical dimension (e.g., Z-dimension) to increase the utilization of the total circuit board volume. The 3-D volumetric architecture is realized by mounting components on a first PCB and on a second PCB, and inverting and suspending the second PCB above the first PCB. The use of 3-D volumetric board architectural design further enables formation of a shielded FEMIE, providing shielding and improved volumetric use with little or no reduction in system performance or increase in system Z-height.
    Type: Application
    Filed: April 1, 2016
    Publication date: October 5, 2017
    Inventors: Khang Choong Yong, Stephen H. Hall, Tin Poay Chuah, Boon Ping Koh, Eng Huat Goh
  • Publication number: 20170185102
    Abstract: Various embodiments are generally directed to an apparatus, method and other techniques to provide a interface component including a housing comprising a first shell portion and a second shell portion, the first shell portion forming an extended portion for the housing and comprising a retention track engageable a counterpart retention track. The interface component to include a printed circuit board disposed within the housing, the printed circuit board comprising a plurality of contact pins each comprising a contact hole and a retention bump and a socket to couple with a stud.
    Type: Application
    Filed: December 24, 2015
    Publication date: June 29, 2017
    Inventors: Khang Choong Yong, Shu Young Cheah, Wil Choon Song, Jackson Chung Peng Kong, Howard Heck
  • Publication number: 20170188461
    Abstract: A system for board-to-board interconnect is described herein. The system includes a first printed circuit board (PCB) having a first recess along a first edge of the first PCB that exposes a first solder pad on a layer of the first PCB. The system also includes a second PCB having a second recess along a second edge of the second PCB that exposes a second solder pad on a layer of the second PCB. The second recess is complementary to the first recess to allow the first PCB to mate with the second PCB. The first solder pad is aligned with the second solder pad when the first PCB is mated with the second PCB. The system additionally includes an assembly configured to electronically couple the first solder pad with the second solder pad.
    Type: Application
    Filed: December 26, 2015
    Publication date: June 29, 2017
    Inventors: Chee Ling Wong, Wil Choon Song, Khang Choong Yong, Eng Huat Goh, Mohd Muhaiyiddin Bin Abdullah, Tin Poay Chuah
  • Publication number: 20170170799
    Abstract: Techniques for reducing multi-reflection noise via compensation structures are described herein. An example system includes a capacitive component. The example system further includes a capacitive compensation structure coupled to two ends of the capacitive component. The example system includes a partially meshed ground plane coupled to one side of a dielectric substrate. The example system also includes one or more signal conductors coupled to another side of the dielectric substrate and electrically coupled to the capacitive component. The one or more signal conductors are located parallel to a meshed length of the partially meshed ground plane.
    Type: Application
    Filed: December 11, 2015
    Publication date: June 15, 2017
    Applicant: Intel Corporation
    Inventors: Jackson Chung Peng Kong, Bok Eng Cheah, Khang Choong Yong, Howard L. Heck, Wil Choon Song
  • Publication number: 20170093064
    Abstract: A board-edge interconnection module features integrated capacitive coupling, which enables a board design employing the module to avoid having AC capacitors and flexible cables with bulky connectors. The recovered real estate enables further miniaturization, enabling the component to be used on a wide variety of devices, including ultra-mobile computing devices.
    Type: Application
    Filed: September 24, 2015
    Publication date: March 30, 2017
    Inventors: JACKSON CHUNG PENG KONG, ENG HUAT GOH, BOK ENG CHEAH, SU SIN FLORENCE PHUN, KHANG CHOONG YONG, MIN KEEN TANG
  • Patent number: D788626
    Type: Grant
    Filed: December 26, 2014
    Date of Patent: June 6, 2017
    Assignee: Intel Corporation
    Inventors: Wil Choon Song, Su Sin Florence Phun, Poh Tat Oh, Khang Choong Yong