Patents by Inventor Konstantinos I. Papathomas

Konstantinos I. Papathomas has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 6455139
    Abstract: Printed circuit boards, cards and chip carriers are fabricated by treating an already circuitized substrate with a swelling agent, then treating the circuitized substrate with a composition containing an alkaline permanganate, a chromate and/or chlorite and then applying a metal layer to coat the circuitized portion of the substrate.
    Type: Grant
    Filed: July 31, 2001
    Date of Patent: September 24, 2002
    Assignee: International Business Machines Corporation
    Inventors: John Joseph Konrad, Konstantinos I. Papathomas, Timothy Leroy Wells, James Warren Wilson
  • Publication number: 20020132873
    Abstract: An electronic package assembly where a low profile integrated circuit chip package is soldered to an organic (e.g., epoxy resin) substrate, e.g., a printed circuit board or card, the projecting conductive leads of the integrated circuit chip package and the solder which substantially covers these leads (and respective conductors on the substrate) having been substantially covered with ultraviolet photocured encapsulant material (e.g., polymer resin) to provide reinforcement for the solder-lead connections. The encapsulant material is dispensed about the solder and lead joints following solder reflow and solidification so as to substantially surround the solder and any portions of the leads not covered with solder.
    Type: Application
    Filed: January 26, 2001
    Publication date: September 19, 2002
    Inventors: Konstantinos I. Papathomas, Stephen J. Fuerniss, Deborah L. Dittrich, David W. Wang, Joan Cangelosi
  • Publication number: 20020131229
    Abstract: A structure of and method for producing a multilayer printed or wiring circuit board, and more particularly a method producing so-called z-axis or multilayer electrical interconnections in a hierarchial wiring structure in order to be able to provide for an increase in the number of inputs and outputs (I/O) in comparison with a standard printed wiring board (PWB) arrangement, and a printed wiring board produced by the method.
    Type: Application
    Filed: March 19, 2001
    Publication date: September 19, 2002
    Applicant: International Business Machines Corporation
    Inventors: Gerald W. Jones, John M. Lauffer, Voya R. Markovich, Thomas R. Miller, James P. Paolletti, Konstantinos I. Papathomas, James R. Stack
  • Patent number: 6452117
    Abstract: High aspect ratio (5:1-30:1) and small (5 &mgr;m-125 &mgr;m) diameter holes in a dielectric substrate are provided, which are filled with a solidified conductive material, as well as a method of filling such holes using pressure and vacuum. In certain embodiments, the holes are lined with conductive material and/or capped with a conductive material. The invention also contemplates a chip carrier formed by such material.
    Type: Grant
    Filed: May 31, 2001
    Date of Patent: September 17, 2002
    Assignee: International Business Machines Corporation
    Inventors: Brian Eugene Curcio, Peter Alfred Gruber, Frederic Maurer, Konstantinos I. Papathomas, Mark David Poliks
  • Publication number: 20020121698
    Abstract: An electronic structure bondable to an electronic assembly, such as a chip. The electronic structure may be joined to a electronic assembly, such as a chip, by use of a structural epoxy adhesive. The electronic structure includes a mineral layer on a metallic plate, and an adhesion promoter layer on the mineral layer. The metallic plate includes a metallic substance that includes a pure metal with or without a metal coating. The metallic substance may include such substances as stainless steel, aluminum, titanium, copper, copper coated with nickel, and copper coated with chrome. The mineral layer includes a chemical compound derived from a mineral; e.g., silicon dioxide (SiO2) derived from quartz. Such chemical compounds may include such substances as silicon dioxide, silicon nitride, and silicon carbide. The chemical compound may exist in either crystalline or amorphous form. The adhesion promoter may include such chemical substances as silanes, titanates, zirconates, and aluminates.
    Type: Application
    Filed: January 4, 2002
    Publication date: September 5, 2002
    Applicant: International Business Machines Corporation
    Inventors: Stephen Leslie Buchwalter, Hung Manh Dang, Michael A. Gaynes, Konstantinos I. Papathomas
  • Patent number: 6444407
    Abstract: Plates that are especially suitable for use in liquid crystal display structures comprising a transparent substrate; a dark mesh material on the substrate having a thickness of about 1 to about 30 microns; wherein the dark mesh material comprises a photocured photoimageable organic polymeric composition and a coloring agent; and wherein the dark mesh material has an optical density of about 0.5 to about 3 in the visible light range; and a polarizing layer are provided along with methods for their fabrication.
    Type: Grant
    Filed: June 26, 2000
    Date of Patent: September 3, 2002
    Assignee: International Business Machines Corporation
    Inventors: Richard A. Day, Ramesh R. Kodnani, Konstantinos I. Papathomas
  • Patent number: 6432182
    Abstract: In accordance with the present invention, a method of treating the surface of an organic substrate, particularly a circuitized surface of an organic substrate, which method reduces the spread of adhesive resin that is subsequently deposited on the surface, is provided. This method comprises the steps of applying a treatment solution comprising a fatty acid compound, an alkalizing agent, and a solvent comprising water and from about 5% to about 90% by volume of an organic solvent selected from the group consisting of an alcohol, a glycol ether, and combinations thereof to the surface; and then removing substantially all of the solvent from the solution to provide a thin film on the surface of said substrate. The film comprises the fatty acids that were present in the treatment solution. In a preferred embodiment the treatment solution further comprises a chelating agent.
    Type: Grant
    Filed: June 6, 2000
    Date of Patent: August 13, 2002
    Assignee: International Business Machines Corporation
    Inventors: John Joseph Konrad, Konstantinos I. Papathomas, John A. Welsh
  • Publication number: 20020105093
    Abstract: A composition for use in making an encapsulant usable in the encapsulation of a semiconductor chip assembled to a substrate with C4 solder interconnections therebetween, which in turn may form part of an electronic package. The composition comprises a resin, a flexibilizing agent and a filler material.
    Type: Application
    Filed: February 7, 2001
    Publication date: August 8, 2002
    Applicant: INTERNATIONAL BUSINESS MACHINES CORPORATION
    Inventor: Konstantinos I. Papathomas
  • Patent number: 6427325
    Abstract: A printed circuit board or card having plated through-holes is provided wherein plated through-holes are filled with a photocured polymerized composition. Also, a method for fabricating these printed circuit boards or cards is provided. Also provided are compositions and methods of providing carrier films coated with the compositions for use in filling vias or plated through-holes.
    Type: Grant
    Filed: April 6, 2000
    Date of Patent: August 6, 2002
    Assignee: International Business Machines Corporation
    Inventors: Gary Alan Johansson, Konstantinos I. Papathomas
  • Patent number: 6429527
    Abstract: The present invention provides a method of filling an at least one aperture in a semiconductor substrate by placing a sacrificial carrier structure on a surface of the substrate, wherein the structure comprises, a first layer, a fill material over the first layer, and a mask over fill material having at least one opening therein, such that the opening at least partially aligns with the aperture in the substrate. Thereafter, the fill material is forced into the aperture by the application of heat and pressure, and the sacrificial carrier structure is removed.
    Type: Grant
    Filed: January 17, 2001
    Date of Patent: August 6, 2002
    Assignee: International Business Corporation
    Inventors: Donald S. Farquhar, Konstantinos I. Papathomas
  • Publication number: 20020100969
    Abstract: Wire bond packages which mount encapsulated semiconductor chips, such as plastic ball grid array (PBGA) packages providing for the mounting of so-called flip-chips. The chips are overlaid with heat spreading perforated cap wherein the perforations are filled with an adhesive to prevent delamination caused by mismatches in the coefficients of thermal expansion, resulting in contractions which cause the entire package arrangement to warp, leading to delamination between an encapsulant and cap and resulting in failure of connect joints and the ball grid arrays.
    Type: Application
    Filed: January 30, 2001
    Publication date: August 1, 2002
    Inventors: Donald S. Farquhar, David E. Houser, Konstantinos I. Papathomas
  • Patent number: 6426470
    Abstract: A method and structure relating to multisegmented plated through holes. A substrate includes a dielectric layer sandwiched between a first laminate layer and a second laminate layer. A through hole is formed through the substrate. The through hole passes through nonplatable dielectric material within the dielectric layer. As a result, subsequent seeding and electroplating of the through hole results in a conductive metal plating forming at a wall of the through hole on a segment of the first laminate layer and on a segment of the second laminate layer, but not on the nonplatable dielectric material of the dielectric layer. Thus, the conductive metal plating is not continuous from the first laminate layer to the second laminate layer.
    Type: Grant
    Filed: January 17, 2001
    Date of Patent: July 30, 2002
    Assignee: International Business Machines Corporation
    Inventors: Donald S. Farquhar, Robert M. Japp, John M. Lauffer, Konstantinos I. Papathomas
  • Publication number: 20020098331
    Abstract: A laminate circuit structure assembly is provided that comprises at least two modularized circuitized plane subassemblies; a joining layer located between each of the subassemblies and wherein the subassemblies and joining layer are bonded together with a cured dielectric from a bondable, curable dielectric. The subassemblies and joining layer are electrically interconnected with bondable electrically conductive material. The joining layer comprises dielectric layers disposed about an internal electrically conductive layer. The electrically conductive layer has a via and the dielectric layers each have a via of smaller diameter than the vias in the electrically conductive layer and are aligned with the vias in the electrically conductive layer. The vias are filled with electrically bondable electrically conductive material for providing electrical contact between the subassemblies.
    Type: Application
    Filed: January 31, 2002
    Publication date: July 25, 2002
    Applicant: International Business Machines Corporation
    Inventors: John M. Lauffer, Voya R. Markovich, Thomas R. Miller, Konstantinos I. Papathomas, William E. Wilson
  • Publication number: 20020093072
    Abstract: The present invention provides a method of filling an at least one aperture in a semiconductor substrate by placing a sacrificial carrier structure on a surface of the substrate, wherein the structure comprises, a first layer, a fill material over the first layer, and a mask over the fill material having at least one opening therein, such that the opening at least partially aligns with the aperture in the substrate. Thereafter, the fill material is forced into the aperture by the application of heat and pressure, and the sacrificial carrier structure is removed.
    Type: Application
    Filed: January 17, 2001
    Publication date: July 18, 2002
    Inventors: Donald S. Farquhar, Konstantinos I. Papathomas
  • Publication number: 20020092677
    Abstract: A method and structure relating to multisegmented plated through holes. A substrate includes a dielectric layer sandwiched between a first laminate layer and a second laminate layer. A through hole is formed through the substrate. The through hole passes through nonplatable dielectric material within the dielectric layer. As a result, subsequent seeding and electroplating of the through hole results in a conductive metal plating forming at a wall of the through hole on a segment of the first laminate layer and on a segment of the second laminate layer, but not on the nonplatable dielectric material of the dielectric layer. Thus, the conductive metal plating is not continuous from the first laminate layer to the second laminate layer.
    Type: Application
    Filed: January 17, 2001
    Publication date: July 18, 2002
    Inventors: Donald S. Farquhar, Robert M. Japp, John M. Lauffer, Konstantinos I. Papathomas
  • Patent number: 6420253
    Abstract: A method and structure is provided for preventing wetting or bleed of an adhesive, such as an epoxy, onto noble metal wire bond pads on the surface of a dielectric substrate when attaching an I/C chip to the substrate. The method includes treating the wire bond pads with a chemical composition which prevents bleeding onto the surfaces of the wire bond pads by a component of the epoxy. The chemical composition is a chemical which will provide “Self-Assembled Monolayers” (SAMs) on the surface of the gold. These compositions are characterized by a molecule having at least one group, such as a mercaptan or disulfide, connected to a hydrocarbon moiety, such as a (CH2)x chain. The affinity of the thiol or sulfur-containing portion of the molecule chemically bonding with the noble metal provides a relatively strong attachment of the molecule to the metal surface.
    Type: Grant
    Filed: June 14, 2001
    Date of Patent: July 16, 2002
    Assignee: International Business Machines Corporation
    Inventors: Bernd K. Appelt, Gary A. Johansson, Gerald W. Jones, Luis J. Matienzo, Yenloan H. Nguyen, Konstantinos I. Papathomas
  • Publication number: 20020084090
    Abstract: A structure and method for forming a tamper respondent electronic circuit enclosure that includes an integrated circuit structure, a mesh structure surrounding the integrated circuit structure, and a sealed enclosure surrounding the mesh structure. The mesh structure includes a layer of flexible dielectric having a first side and a second side, a screen-printed pattern of flexible electrically conductive first circuit lines forming a first resistor network on the first side, and a photo lithographically-formed pattern of flexible electrically conductive second circuit lines forming a second resistor network on the second side.
    Type: Application
    Filed: January 3, 2001
    Publication date: July 4, 2002
    Inventors: Donald S. Farquhar, Claudius Feger, Voya Markovich, Konstantinos I. Papathomas, Mark D. Poliks, Jane M. Shaw, George Szeparowycz, Steve H. Weingart
  • Publication number: 20020080556
    Abstract: A method of forming a capacitive core structure and of forming a circuitized printed wiring board from the core structure and the resulting structures are provided. The capacitive core structure is formed by providing a central conducting plane of a sheet of conductive material and forming at least one clearance hole in the central conducting plane. First and second external conducting planes are laminated to opposite sides of the ground plane with a film of dielectric material between each of the first and second external planes and the central conducting plane. At least one clearance hole is formed in each of the first and second external planes. A circuitized wiring board structure can be formed by laminating a capacitive core structure between two circuitized structures. The invention also relates to the structures formed by these methods.
    Type: Application
    Filed: December 21, 2001
    Publication date: June 27, 2002
    Applicant: International Business Machines Corporation, Armonk, New York
    Inventors: Robert M. Japp, John M. Lauffer, Konstantinos I. Papathomas
  • Patent number: 6388204
    Abstract: A laminate circuit structure assembly is provided that comprises at least two modularized circuitized plane subassemblies; a joining layer located between each of the subassemblies and wherein the subassemblies and joining layer are bonded together with a cured dielectric from a bondable, curable dielectric. The subassemblies and joining layer are electrically interconnected with bondable electrically conductive material. The joining layer comprises dielectric layers disposed about an internal electrically conductive layer. The electrically conductive layer has a via and the dielectric layers each have a via of smaller diameter than the vias in the electrically conductive layer and are aligned with the vias in the electrically conductive layer. The vias are filled with electrically bondable electrically conductive material for providing electrical contact between the subassemblies.
    Type: Grant
    Filed: August 29, 2000
    Date of Patent: May 14, 2002
    Assignee: International Business Machines Corporation
    Inventors: John M. Lauffer, Voya R. Markovich, Thomas R. Miller, Konstantinos I. Papathomas, William E. Wilson
  • Patent number: RE37840
    Abstract: Disclosed is a printed circuit board and a method of preparing the printed circuit board. The printed circuit board has two types of plated through holes. The first type of plated through holes extend to and through an exterior surface of the printed circuit board for receipt of a pin-in-through-hole module or component pin. The second type of plated through holes are for surface mount technology and terminate below the exterior surfaces of the printed circuit board. These plated through holes contain a bill composition.
    Type: Grant
    Filed: September 23, 1998
    Date of Patent: September 17, 2002
    Assignee: International Business Machines Corporation
    Inventors: Anilkumar C. Bhatt, Roy H. Magnuson, Voya R. Markovich, Konstantinos I. Papathomas, Douglas O. Powell