Patents by Inventor Lain-Jong Li

Lain-Jong Li has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20210375627
    Abstract: The present disclosure describes a method that includes forming a first two-dimensional (2D) layer on a first substrate and attaching a second 2D layer to a carrier film. The method also includes bonding the second 2D layer to the first 2D layer to form a heterostack including the first and second 2D layers. The method further includes separating the first 2D layer of the heterostack from the first substrate and attaching the heterostack to a second substrate. The method further includes removing the carrier film from the second 2D layer.
    Type: Application
    Filed: October 23, 2020
    Publication date: December 2, 2021
    Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
    Inventors: Tse-An CHEN, Lain-Jong LI
  • Publication number: 20210358750
    Abstract: A semiconductor device and method of manufacturing using carbon nanotubes are provided. In embodiments a stack of nanotubes are formed and then a non-destructive removal process is utilized to reduced the thickness of the stack of nanotubes. A device such as a transistor may then be formed from the reduced stack of nanotubes.
    Type: Application
    Filed: October 15, 2020
    Publication date: November 18, 2021
    Inventors: Tzu-Ang Chao, Gregory Michael Pitner, Tse-An Chen, Lain-Jong Li, Yu Chao Lin
  • Patent number: 11158807
    Abstract: A field effect transistor includes a semiconductor substrate, a first pad layer, carbon nanotubes and a gate structure. The first pad layer is disposed over the semiconductor substrate and comprises a 2D material. The carbon nanotubes are disposed over the first insulating pad layer. The gate structure is disposed over the semiconductor substrate and is vertically stacked with the carbon nanotubes. The carbon nanotubes extend from one side to an opposite side of the gate structure.
    Type: Grant
    Filed: October 18, 2019
    Date of Patent: October 26, 2021
    Assignee: Taiwan Semiconductor Manufacturing Company, Ltd.
    Inventors: Timothy Vasen, Chao-Ching Cheng, Matthias Passlack, Martin Christopher Holland, Tse-An Chen, Lain-Jong Li
  • Publication number: 20210305046
    Abstract: In a method of forming a two-dimensional material layer, a nucleation pattern is formed over a substrate, and a transition metal dichalcogenide (TMD) layer is formed such that the TMD layer laterally grows from the nucleation pattern. In one or more of the foregoing and following embodiments, the TMD layer is single crystalline.
    Type: Application
    Filed: June 14, 2021
    Publication date: September 30, 2021
    Inventors: Ming-Yang LI, Lain-Jong LI, Chih-Piao CHUU
  • Patent number: 11133522
    Abstract: The present disclosure provides for a lithium-sulfur battery with a dual blocking layer between the anode and cathode, providing for high storage capacity and improved performance.
    Type: Grant
    Filed: December 13, 2016
    Date of Patent: September 28, 2021
    Assignee: KING ABDULLAH UNIVERSITY OF SCIENCE AND TECHNOLOGY
    Inventors: Lain-Jong Li, Jun Ming
  • Patent number: 11127591
    Abstract: Methods of direct growth of high quality group III-V and group III-N based materials and semiconductor device structures in the form of nanowires, planar thin film, and nanowires-based devices on metal substrates are presented. The present compound semiconductor all-metal scheme greatly simplifies the fabrication process of high power light emitters overcoming limited thermal and electrical conductivity of nanowires grown on silicon substrates and metal thin film in prior art. In an embodiment the methods include: (i) providing a metal substrate; (ii) forming a transition metal dichalcogenide (TMDC) layer on a surface of the metal substrate; and (iii) growing a semiconductor epilayer on the transition metal dichalcogenide layer using a semiconductor epitaxy growth system. In an embodiment, the semiconductor device structures can be compound semiconductors in contact with a layer of metal dichalcogenide, wherein the layer of metal dichalcogenide is in contact with a metal substrate.
    Type: Grant
    Filed: May 9, 2017
    Date of Patent: September 21, 2021
    Assignee: KING ABDULLAH UNIVERSITY OF SCIENCE AND TECHNOLOGY
    Inventors: Chao Zhao, Tien Khee Ng, Lain-Jong Li, Boon Siew Ooi, Ahmed Y. Alyameni, Munir M. Eldesouki
  • Publication number: 20210265501
    Abstract: In an embodiment, a device includes: a dielectric fin on a substrate; a low-dimensional layer on the dielectric fin, the low-dimensional layer including a source/drain region and a channel region; a source/drain contact on the source/drain region; and a gate structure on the channel region adjacent the source/drain contact, the gate structure having a first width at a top of the gate structure, a second width at a middle of the gate structure, and a third width at a bottom of the gate structure, the second width being less than each of the first width and the third width.
    Type: Application
    Filed: July 17, 2020
    Publication date: August 26, 2021
    Inventors: Yi-Tse Hung, Chao-Ching Cheng, Tse-An Chen, Hung-Li Chiang, Lain-Jong Li, Tzu-Chiang Chen
  • Patent number: 11094811
    Abstract: A semiconductor device includes a substrate, a channel layer, an insulating layer, source/drain contacts, a gate dielectric layer, and a gate electrode. The channel layer over the substrate and includes two dimensional (2D) material. The insulating layer is on the channel layer. The source/drain contacts are over the channel layer. The gate dielectric layer is over the insulating layer and the channel layer. The gate electrode is over the gate dielectric layer and between the source/drain contacts.
    Type: Grant
    Filed: April 19, 2019
    Date of Patent: August 17, 2021
    Assignee: TAIWAN SEMICONDUCTOR MANUFACTURING CO., LTD.
    Inventors: Tse-An Chen, Lain-Jong Li, Wen-Hao Chang, Chien-Chih Tseng
  • Publication number: 20210202265
    Abstract: A method of fabricating a semiconductor device includes applying a plasma to a portion of a metal dichalcogenide film. The metal dichalcogenide film includes a first metal and a chalcogen selected from the group consisting of S, Se, Te, and combinations thereof. A metal layer including a second metal is formed over the portion of the metal dichalcogenide film after applying the plasma.
    Type: Application
    Filed: December 31, 2019
    Publication date: July 1, 2021
    Inventors: Chih-Piao CHUU, Ming-Yang LI, Lain-Jong LI
  • Publication number: 20210183650
    Abstract: A method for growing a transition metal dichalcogenide layer involves arranging a substrate having a first transition metal contained pad is arranged in a chemical vapor deposition chamber. A chalcogen contained precursor is arranged upstream of the substrate in the chemical vapor deposition chamber. The chemical vapor deposition chamber is heated for a period of time during which a transition metal dichalcogenides layer, containing transition metal from the first transition metal contained pad and chalcogen from the chalcogen contained precursor, is formed in an area adjacent to the first transition metal contained pad.
    Type: Application
    Filed: October 16, 2018
    Publication date: June 17, 2021
    Applicants: KING ABDULLAH UNIVERSITY OF SCIENCE AND TECHNOLOGY, KING ABDULLAH UNIVERSITY OF SCIENCE AND TECHNOLOGY
    Inventors: Ming-Hui CHIU, Hao-Ling TANG, Lain-Jong LI
  • Publication number: 20210184111
    Abstract: An array of rail structures is formed over a substrate. Each rail structure includes at least one bit line. Dielectric isolation structures straddling the array of rail structures are formed. Line trenches are provided between neighboring pairs of the dielectric isolation structures. A layer stack of a resistive memory material layer and a selector material layer is formed within each of the line trenches. A word line is formed on each of the layer stacks within unfilled volumes of the line trenches. The word lines or at least a subset of the bit lines includes a carbon-based conductive material containing hybridized carbon atoms in a hexagonal arrangement to provide a low resistivity conductive structure. An array of resistive memory elements is formed over the substrate. A plurality of arrays of resistive memory elements may be formed at different levels over the substrate.
    Type: Application
    Filed: December 16, 2019
    Publication date: June 17, 2021
    Inventors: Hung-Li Chiang, Chao-Ching Cheng, Tzu-Chiang Chen, Lain-Jong Li
  • Patent number: 11037783
    Abstract: In a method of forming a two-dimensional material layer, a nucleation pattern is formed over a substrate, and a transition metal dichalcogenide (TMD) layer is formed such that the TMD layer laterally grows from the nucleation pattern. In one or more of the foregoing and following embodiments, the TMD layer is single crystalline.
    Type: Grant
    Filed: May 17, 2019
    Date of Patent: June 15, 2021
    Assignee: TAIWAN SEMICONDUCTOR MANUFACTURING CO., LTD.
    Inventors: Ming-Yang Li, Lain-Jong Li, Chih-Piao Chuu
  • Publication number: 20210134992
    Abstract: A transistor device having fin structures, source and drain terminals, channel layers and a gate structure is provided. The fin structures are disposed on a material layer. The fin structures are arranged in parallel and extending in a first direction. The source and drain terminals are disposed on the fin structures and the material layer and cover opposite ends of the fin structures. The channel layers are disposed respectively on the fin structures, and each channel layer extends between the source and drain terminals on the same fin structure. The gate structure is disposed on the channel layers and across the fin structures. The gate structure extends in a second direction perpendicular to the first direction. The materials of the channel layers include a transition metal and a chalcogenide, the source and drain terminals include a metallic material, and the channel layers are covalently bonded with the source and drain terminals.
    Type: Application
    Filed: July 12, 2020
    Publication date: May 6, 2021
    Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
    Inventors: Chun-Chieh Lu, Chao-Ching Cheng, Tzu-Ang Chao, Lain-Jong Li
  • Patent number: 10998452
    Abstract: A method for forming a semiconductor device having a lateral semiconductor heterojunction involves forming a first metal chalcogenide layer of the lateral semiconductor heterojunction adjacent to a first metal electrode on a substrate. The first metal chalcogenide layer includes a same metal as the first metal electrode and at least some of the first metal chalcogenide layer includes metal from the first metal electrode. A second metal chalcogenide layer of the lateral semiconductor heterojunction is formed adjacent to the first metal chalcogenide layer. A second metal electrode is formed adjacent to the second metal chalcogenide layer. The second metal chalcogenide layer includes a same metal as the second metal electrode.
    Type: Grant
    Filed: September 20, 2018
    Date of Patent: May 4, 2021
    Assignee: KING ABDULLAH UNIVERSITY OF SCIENCE AND TECHNOLOGY
    Inventors: Ming-Yang Li, Jing-Kai Huang, Lain-Jong Li
  • Publication number: 20210119131
    Abstract: A field effect transistor includes a semiconductor substrate, a first pad layer, carbon nanotubes and a gate structure. The first pad layer is disposed over the semiconductor substrate and comprises a 2D material. The carbon nanotubes are disposed over the first insulating pad layer. The gate structure is disposed over the semiconductor substrate and is vertically stacked with the carbon nanotubes. The carbon nanotubes extend from one side to an opposite side of the gate structure.
    Type: Application
    Filed: October 18, 2019
    Publication date: April 22, 2021
    Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
    Inventors: Timothy Vasen, Chao-Ching Cheng, Matthias Passlack, Martin Christopher Holland, Tse-An Chen, Lain-Jong Li
  • Publication number: 20210119060
    Abstract: A method for forming a semiconductor device having a lateral semiconductor heterojunction involves forming a first metal chalcogenide layer of the lateral semiconductor heterojunction adjacent to a first metal electrode on a substrate. The first metal chalcogenide layer includes a same metal as the first metal electrode and at least some of the first metal chalcogenide layer includes metal from the first metal electrode. A second metal chalcogenide layer of the lateral semiconductor heterojunction is formed adjacent to the first metal chalcogenide layer. A second metal electrode is formed adjacent to the second metal chalcogenide layer. The second metal chalcogenide layer includes a same metal as the second metal electrode.
    Type: Application
    Filed: December 28, 2020
    Publication date: April 22, 2021
    Inventors: Ming-Yang LI, Jing-Kai HUANG, Lain-Jong LI
  • Publication number: 20210066627
    Abstract: A method includes forming a first low-dimensional layer over an isolation layer, forming a first insulator over the first low-dimensional layer, forming a second low-dimensional layer over the first insulator, forming a second insulator over the second low-dimensional layer, and patterning the first low-dimensional layer, the first insulator, the second low-dimensional layer, and the second insulator into a protruding fin. Remaining portions of the first low-dimensional layer, the first insulator, the second low-dimensional layer, and the second insulator form a first low-dimensional strip, a first insulator strip, a second low-dimensional strip, and a second insulator strip, respectively. A transistor is then formed based on the protruding fin.
    Type: Application
    Filed: April 1, 2020
    Publication date: March 4, 2021
    Inventors: Chao-Ching Cheng, Tzu-Ang Chao, Chun-Chieh Lu, Hung-Li Chiang, Tzu-Chiang Chen, Lain-Jong Li
  • Publication number: 20200373409
    Abstract: A method includes depositing a copper layer over a first substrate, annealing the copper layer, depositing a hexagonal boron nitride (hBN) film on the copper layer, and removing the hBN film from the copper layer. The hBN film may be transferred to a second substrate.
    Type: Application
    Filed: October 7, 2019
    Publication date: November 26, 2020
    Inventors: Tse-An Chen, Chih-Piao Chuu, Lain-Jong Li, Wen-Hao Chang, ChienChih Tseng, Chao-Kai Wen
  • Patent number: 10840539
    Abstract: Prelithiation of a battery anode carried out using controlled lithium metal vapor deposition. Lithium metal can be avoided in the final battery. This prelithiated electrode is used as potential anode for Li-ion or high energy Li—S battery. The prelithiation of lithium metal onto or into the anode reduces hazardous risk, is cost effective, and improves the overall capacity. The battery containing such an anode exhibits remarkably high specific capacity and a long cycle life with excellent reversibility.
    Type: Grant
    Filed: June 21, 2016
    Date of Patent: November 17, 2020
    Assignee: KING ABDULLAH UNIVERSITY OF SCIENCE AND TECHNOLOGY
    Inventors: Lain-Jong Li, Feng-Yu Wu, Pushpendra Kumar, Jun Ming
  • Publication number: 20200335614
    Abstract: A semiconductor device includes a substrate, a channel layer, an insulating layer, source/drain contacts, a gate dielectric layer, and a gate electrode. The channel layer over the substrate and includes two dimensional (2D) material. The insulating layer is on the channel layer. The source/drain contacts are over the channel layer. The gate dielectric layer is over the insulating layer and the channel layer. The gate electrode is over the gate dielectric layer and between the source/drain contacts.
    Type: Application
    Filed: April 19, 2019
    Publication date: October 22, 2020
    Applicant: TAIWAN SEMICONDUCTOR MANUFACTURING CO., LTD.
    Inventors: Tse-An CHEN, Lain-Jong LI, Wen-Hao CHANG, Chien-Chih TSENG