Patents by Inventor Nasser A. Kurd

Nasser A. Kurd has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20100327936
    Abstract: Described herein is the method and apparatus for determining frequency of an oscillator coupled with one or more analog devices, and for determining within-die or across-die variations in an analog property associated with the one or more analog devices, the determining based on the oscillator frequency. The analog property includes output signal swing, bandwidth, offset, gain, and delay line linearity and range. The one or more analog devices include input-output (I/O) buffer, analog amplifier, and delay line. The method further comprises updating a simulation model file based on the determining of the within-die and/or across-die variations of the analog property.
    Type: Application
    Filed: June 26, 2009
    Publication date: December 30, 2010
    Inventors: Praveen Mosalikanti, Nasser A. Kurd, Timothy M. Wilson
  • Patent number: 7724078
    Abstract: A processing device includes a Phase Locked Loop (PLL) system with an adjustable power supply designed to track the power supply provided to one or more of the cores in the processor device. The PLL no longer operates at a fixed voltage level that is held constant and independent from the requested core frequency or the core digital voltage, but rather the power supply to the phase locked loop is adjusted along with the main power supply to the processor core.
    Type: Grant
    Filed: March 22, 2007
    Date of Patent: May 25, 2010
    Assignee: Intel Corporation
    Inventors: Nasser A. Kurd, Chaodan Deng, Thomas P. Thomas
  • Patent number: 7688150
    Abstract: Embodiments disclosed herein may provide circuits having two or more different supplies to separately power analog and digital components in a circuit. In some embodiments, circuits such as PLLs may be provided with adjustable analog supplies. Other embodiments may be disclosed and/or claimed herein.
    Type: Grant
    Filed: November 29, 2006
    Date of Patent: March 30, 2010
    Assignee: Intel Corporation
    Inventors: Nasser A. Kurd, Ravindra B. Venigalla
  • Publication number: 20090243659
    Abstract: A method and device may determine the absence of a periodic signal or the absence of an edge of the periodic signal. The periodic signal may be a transmitted clock signal in a forwarded clock architecture. The periodic signal may be delayed by a fixed phase difference to produce a delayed periodic signal. The phase difference between the periodic signal and the delayed periodic signal may be determined. If the determined phase difference is above or below the fixed phase difference by a predetermined amount or more the periodic signal may be missing an edge. If the absence of the periodic signal or the absence of the edge of the periodic signal is detected, an error signal may be asserted. The error signal may be an in-band reset signal.
    Type: Application
    Filed: March 27, 2008
    Publication date: October 1, 2009
    Inventors: Praveen MOSALIKANTI, Nasser A. KURD
  • Patent number: 7562316
    Abstract: A method and chip design are provided for reducing power consumption. A first functional block having a phase logic circuit may be provided in a first area of a chip. A second functional block having an edge-triggered circuit may be provided in a second area of the chip. Edge-triggered circuits within the second functional block may be replaced with dual edge-triggered circuits. Phase logic circuits may be clocked by a full frequency clock signal and dual edge-triggered circuits may be clocked by a half-frequency clock signal.
    Type: Grant
    Filed: July 14, 2006
    Date of Patent: July 14, 2009
    Assignee: Intel Corporation
    Inventors: James W. Tschanz, Nasser A. Kurd, Javed Barkatullah, Vivek K. De
  • Publication number: 20090079406
    Abstract: A voltage regulator includes an amplifier having first and second outputs, a feedback path coupled between a first input and the first output of the amplifier, and a feed-forward path between the second output of the amplifier and a switch coupled to a reference potential. In operation, a first control signal from the second output of the amplifier is generated based on a comparison of a reference signal and a feedback signal into the first input of the amplifier. The first control signal controls the switch to maintain a substantially constant supply voltage. A second control signal is generated along the feedback path to control controls the amount of supply voltage.
    Type: Application
    Filed: September 26, 2007
    Publication date: March 26, 2009
    Inventors: Chaodan Deng, Nasser A. Kurd, George Geannopoulos
  • Publication number: 20080231352
    Abstract: A processing device includes a Phase Locked Loop (PLL) system with an adjustable power supply designed to track the power supply provided to one or more of the cores in the processor device. The PLL no longer operates at a fixed voltage level that is held constant and independent from the requested core frequency or the core digital voltage, but rather the power supply to the phase locked loop is adjusted along with the main power supply to the processor core.
    Type: Application
    Filed: March 22, 2007
    Publication date: September 25, 2008
    Inventors: Nasser A. Kurd, Chaodan Deng, Thomas P. Thomas
  • Publication number: 20080122550
    Abstract: Embodiments disclosed herein may provide circuits having two or more different supplies to separately power analog and digital componets in a circuit. In some embodiments, circuits such as PLLs may be provided with adjustable analog supplies. Other embodiments may be disclosed and/or claimed herein.
    Type: Application
    Filed: November 29, 2006
    Publication date: May 29, 2008
    Inventors: Nasser A. Kurd, Ravindra B. Venigalla
  • Publication number: 20080101523
    Abstract: Disclosed herein are clock generator systems comprising first and second stage PLLs thereby allowing for both lower PLL bandwidth filtering and higher bandwidth response, in accordance with some embodiments. Other systems may be disclosed and/or described herein.
    Type: Application
    Filed: October 26, 2006
    Publication date: May 1, 2008
    Inventors: NASSER A. KURD, Ravindra B. Venigalla
  • Patent number: 7342426
    Abstract: In some embodiments, a PLL with an output to provide a PLL output clock at a target frequency is provided. The PLL comprises a VCO to generate a clock to be used to generate the PLL output clock. Also provided is circuitry to maintain the VCO's bias level at a sufficient level if it is insufficient. Other embodiments may be disclosed herein.
    Type: Grant
    Filed: August 31, 2005
    Date of Patent: March 11, 2008
    Assignee: Intel Corporation
    Inventors: Nasser A. Kurd, Javed S. Barkatullah
  • Patent number: 7282966
    Abstract: Apparatus and systems, as well as methods and articles, may operate to select a microprocessor clock frequency responsive to a desired voltage and/or a desired temperature of operation.
    Type: Grant
    Filed: September 28, 2004
    Date of Patent: October 16, 2007
    Assignee: Intel Corporation
    Inventors: Siva G. Narendra, James W. Tschanz, Vivek K. De, Nasser A. Kurd, Javed Barkatullah
  • Publication number: 20070238434
    Abstract: Embodiments of clock modulation circuits with time averaging are described herein.
    Type: Application
    Filed: March 30, 2006
    Publication date: October 11, 2007
    Inventors: Nasser Kurd, Javed Barkatullah, Tim Frodsham
  • Publication number: 20070046343
    Abstract: In some embodiments, a PLL with an output to provide a PLL output clock at a target frequency is provided. The PLL comprises a VCO to generate a clock to be used to generate the PLL output clock. Also provided is circuitry to maintain the VCO's bias level at a sufficient level if it is insufficient. Other embodiments may be disclosed herein.
    Type: Application
    Filed: August 31, 2005
    Publication date: March 1, 2007
    Inventors: Nasser Kurd, Javed Barkatullah
  • Publication number: 20060259890
    Abstract: A method and chip design are provided for reducing power consumption. A first functional block having a phase logic circuit may be provided in a first area of a chip. A second functional block having an edge-triggered circuit may be provided in a second area of the chip. Edge-triggered circuits within the second functional block may be replaced with dual edge-triggered circuits. Phase logic circuits may be clocked by a full frequency clock signal and dual edge-triggered circuits may be clocked by a half-frequency clock signal.
    Type: Application
    Filed: July 14, 2006
    Publication date: November 16, 2006
    Inventors: James Tschanz, Nasser Kurd, Javed Barkatullah, Vivek De
  • Patent number: 7133751
    Abstract: On-die voltage and/or frequency detectors. For one aspect, an adaptive frequency clock generation circuit includes a droop detector to detect a supply voltage level and to cause the frequency of an on-die clock signal to be adjusted accordingly.
    Type: Grant
    Filed: April 19, 2005
    Date of Patent: November 7, 2006
    Assignee: Intel Corporation
    Inventors: Nasser A. Kurd, Javed S. Barkatullah
  • Patent number: 7102402
    Abstract: A circuit for generating and distributing highly accurate and stable clocks on a large integrated die is described. A Digital De-skew System is used to help prevent metastability and dither, provide a wide controllable delay range, and alternate sampling of phase detectors.
    Type: Grant
    Filed: May 23, 2002
    Date of Patent: September 5, 2006
    Assignee: Intel Corporation
    Inventors: Nasser A. Kurd, Javed S. Barkatullah, Charles Dike
  • Patent number: 7096433
    Abstract: A method and chip design are provided for reducing power consumption. A first functional block having a phase logic circuit may be provided in a first area of a chip. A second functional block having an edge-triggered circuit may be provided in a second area of the chip. Edge-triggered circuits within the second functional block may be replaced with dual edge-triggered circuits. Phase logic circuits may be clocked by a full frequency clock signal and dual edge-triggered circuits may be clocked by a half-frequency clock signal.
    Type: Grant
    Filed: November 10, 2003
    Date of Patent: August 22, 2006
    Assignee: Intel Corporation
    Inventors: James W. Tschanz, Nasser A. Kurd, Javed Barkatullah, Vivek K. De
  • Patent number: 7042259
    Abstract: A clock generating apparatus is provided that includes a first phase lock loop device powered by an analog (or fixed) power supply voltage and a second phase lock loop device powered by the analog power supply voltage and a digital power supply voltage. The second phase lock loop device to output a clock signal having an adaptive frequency based on the digital power supply voltage.
    Type: Grant
    Filed: March 31, 2004
    Date of Patent: May 9, 2006
    Assignee: Intel Corporation
    Inventors: Nasser A. Kurd, Javed S. Barkatullah, Paul Madland
  • Publication number: 20060066376
    Abstract: Apparatus and systems, as well as methods and articles, may operate to select a microprocessor clock frequency responsive to a desired voltage and/or a desired temperature of operation.
    Type: Application
    Filed: September 28, 2004
    Publication date: March 30, 2006
    Inventors: Siva Narendra, James Tschanz, Vivek De, Nasser Kurd, Javed Barkatullah
  • Patent number: 7015741
    Abstract: Transistor bodies are biased to modify delay in clock buffers.
    Type: Grant
    Filed: December 23, 2003
    Date of Patent: March 21, 2006
    Assignee: Intel Corporation
    Inventors: James W. Tschanz, Nasser Kurd, Siva G. Narendra, Javed Barkatullah, Vivek K. De