Patents by Inventor Pei-Yu Chou

Pei-Yu Chou has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20070202688
    Abstract: A method for forming a contact opening is described. A substrate formed with a semiconductor device thereon is provided, and then an etch stop layer, a dielectric layer and a patterned photoresist layer are formed sequentially over the substrate. The exposed dielectric layer and 20% to 90% of the thickness of the exposed etch stop layer are removed to form an opening. After the patterned photoresist layer is removed, an etch step using a reaction gas is conducted to remove the etch stop layer remaining at the bottom of the opening and form a contact opening that exposes a part of the device, wherein the reaction gas is selected from CF4, CHF3 and CH2F2. By using the method, a micro-masking effect is avoided, and oxidation at the bottom of the contact opening conventionally caused by the photoresist removal using oxygen plasma is also avoided.
    Type: Application
    Filed: February 24, 2006
    Publication date: August 30, 2007
    Inventors: Pei-Yu Chou, Wen-Chou Tsai, Jiunn-Hsiung Liao
  • Publication number: 20070155157
    Abstract: A process and structure for a metal interconnect comprises providing a substrate with a first electric conductor, forming a first dielectric layer and a first patterned hard mask, using the first patterned hard mask to form a first opening and a second electric conductor, forming a second dielectric layer and a second patterned hard mask, using the second patterned hard mask as an etching mask and using a first patterned hard mask as an etch stop layer to form a second opening and a third electric conductor.
    Type: Application
    Filed: January 4, 2006
    Publication date: July 5, 2007
    Inventors: Pei-Yu Chou, Chun-Jen Huang
  • Publication number: 20070111420
    Abstract: A complementary metal-oxide-semiconductor (CMOS) device comprising a substrate, a first type of metal-oxide-semiconductor (MOS) transistor, a second type of MOS transistor, an etching stop layer, a first stress layer and a second stress layer is provided. The substrate has a first active region and a second active region. The first active region is isolated from the second active region through an isolation structure. The first type of MOS transistor is disposed in the first active region of the substrate; the second type of MOS transistor is disposed in the second active region of the substrate. The etching stop layer covers conformably the first type of MOS transistor, the second type of MOS transistor and the isolation structure. The first stress layer is disposed on the etching stop layer in the first active region and the second stress layer is disposed on the etching stop layer in the second active region.
    Type: Application
    Filed: July 13, 2006
    Publication date: May 17, 2007
    Inventors: Pei-Yu Chou, Min-Chieh Yang, Wen-Han Hung
  • Publication number: 20070111452
    Abstract: A complementary metal-oxide-semiconductor (CMOS) device comprising a substrate, a first type of metal-oxide-semiconductor (MOS) transistor, a second type of MOS transistor, an etching stop layer, a first stress layer and a second stress layer is provided. The substrate has a first and a second active region. The first active region is isolated from the second active region through an isolation structure. The first type of MOS transistor is disposed in the first active region of the substrate and the second type of MOS transistor is disposed in the second active region of the substrate. The etching stop layer covers conformably the first type of MOS transistor, the second type of MOS transistor and the isolation structure. The first stress layer is disposed on the etching stop layer in the first active region and the second stress layer is disposed on the etching stop layer in the second active region.
    Type: Application
    Filed: November 16, 2005
    Publication date: May 17, 2007
    Inventors: Pei-Yu Chou, Min-Chieh Yang, Wen-Han Hung
  • Publication number: 20070105322
    Abstract: A method of simultaneously controlling the ADI-AEI CD differences of openings having different sizes is disclosed. The openings are formed by: forming an ARC and a photoresist layer with a first and a second opening patterns of different sizes therein on a material layer, and etching the ARC and the material layer with the photoresist layer as a mask to form in the material layer a first/second opening corresponding to the first/second opening pattern, wherein the etching recipe makes the first/second opening smaller than the first/second opening pattern by a first/second size difference (?S1/?S2) and the difference between ?S1 and ?S2 is a relative size difference. The method is characterized by that an etching parameter affecting the relative size difference is set at a first value in etching the ARC and at a second value different from the first value in etching the material layer.
    Type: Application
    Filed: November 7, 2005
    Publication date: May 10, 2007
    Inventors: Pei-Yu Chou, Jiunn-Hsing Liao
  • Publication number: 20070093055
    Abstract: A substrate has thereon a conductive region to be partially exposed by the contact hole, a contact etch stop layer overlying the substrate and covering the conductive region, and an inter-layer dielectric (ILD) layer on the contact etch stop layer. A photoresist pattern is formed on the ILD layer. The photoresist pattern has an opening directly above the conductive region. Using the photoresist pattern as an etch hard mask and the contact etch stop layer as an etch stop, an anisotropic dry etching process is performed to etch the ILD layer through the opening, thereby forming an upper hole region. The photoresist pattern is removed. An isotropic dry etching process is performed to dry etching the contact etch stop layer selective to the ILD layer through the upper hole region, thereby forming a widened, lower contact bottom that exposes an increased surface area of underlying conductive region.
    Type: Application
    Filed: October 24, 2005
    Publication date: April 26, 2007
    Inventors: Pei-Yu Chou, Jiunn-Hsiung Liao
  • Patent number: 7195716
    Abstract: An etching process is described. A material layer having a bottom anti-reflection coating (BARC) and a patterned photoresist layer thereon is provided. An etching step is performed to the BARC using the patterned photoresist layer as a mask. A cleaning step is performed to remove the polymer formed on the surface of the patterned photoresist layer. Thereafter, another etching step is performed to the material layer using the patterned photoresist layer as a mask.
    Type: Grant
    Filed: October 8, 2004
    Date of Patent: March 27, 2007
    Assignee: United Microelectronics Corp.
    Inventor: Pei-Yu Chou
  • Publication number: 20060281313
    Abstract: An etching method is described, including a first etching step and a second etching step. The temperature of the second etching step is higher than that of the first etching step, such that the after-etching-inspection (AEI) critical dimension is smaller than the after-development-inspection (ADI) critical dimension.
    Type: Application
    Filed: June 10, 2005
    Publication date: December 14, 2006
    Inventors: Pei-Yu Chou, Jiunn-Hsiung Liao
  • Publication number: 20060281325
    Abstract: The present invention provides a method of defining polysilicon patterns. The method forms a polysilicon layer on a substrate, and a patterned mask on the polysilicon layer. Then, a first etching process is performed to remove a portion of the polysilicon layer not covered by the mask, thus forming a plurality of cavities in the polysilicon layer. A strip process is performed to strip the mask utilizing gases excluding O2. Finally, a second etching process is performed to remove a portion of the polysilicon layer, thus extending the plurality of cavities down to a surface of the substrate.
    Type: Application
    Filed: June 13, 2005
    Publication date: December 14, 2006
    Inventors: Pei-Yu Chou, Tong-Yu Chen
  • Publication number: 20060076313
    Abstract: An etching process is described. A material layer having a bottom anti-reflection coating (BARC) and a patterned photoresist layer thereon is provided. An etching step is performed to the BARC using the patterned photoresist layer as a mask. A cleaning step is performed to remove the polymer formed on the surface of the patterned photoresist layer. Thereafter, another etching step is performed to the material layer using the patterned photoresist layer as a mask.
    Type: Application
    Filed: October 8, 2004
    Publication date: April 13, 2006
    Inventor: Pei-Yu Chou