Patents by Inventor Qintao Zhang

Qintao Zhang has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20220223416
    Abstract: Disclosed herein are methods for reducing MOSFET trench sidewall surface roughness. In some embodiments, a method includes providing a device structure including a well formed in an epitaxial layer, forming a plurality of trenches through the well and the epitaxial layer, and implanting the device structure to form a treated layer along a sidewall of just an upper portion of the device structure within each of the plurality of trenches. The method may further include etching the device structure to remove the treated layer.
    Type: Application
    Filed: January 13, 2021
    Publication date: July 14, 2022
    Applicant: Applied Materials, Inc.
    Inventors: Qintao Zhang, Wei Zou, Hans-Joachim L. Gossmann
  • Patent number: 11387338
    Abstract: A method of forming a gate of a planar metal oxide semiconductor field effect transistor (MOSFET) reduces gate-drain capacitance. The method may include forming a first gate dielectric portion of the planar MOSFET with a first thickness that is configured to reduce the gate-drain capacitance of the planar MOSFET, forming a second gate dielectric portion of the planar MOSFET on the substrate with a second thickness less than the first thickness, and forming the gate of the planar MOSFET on the first gate dielectric portion and the second gate dielectric portion on the substrate.
    Type: Grant
    Filed: January 22, 2021
    Date of Patent: July 12, 2022
    Assignee: APPLIED MATERIALS, INC.
    Inventors: Qintao Zhang, Samphy Hong, Lei Zhong, David Jon Lee, Felix Levitov, Carlos Caballero, Durgaprasad Chaturvedula
  • Publication number: 20220199806
    Abstract: Disclosed herein are methods for forming MOSFETs. In some embodiments, a method may include providing a device structure including a plurality of trenches, and forming a mask over the device structure including within each of the plurality of trenches and over a top surface of the device structure. The method may further include removing the mask from within the trenches, wherein the mask remains along the top surface of the device structure, and implanting the device structure to form a treated layer along a bottom of the trenches. In some embodiments, the method may further include forming a gate oxide layer along a sidewall of each of the trenches and along the bottom of the trenches, wherein a thickness of the oxide along the bottom of the trenches is greater than a thickness of the oxide along the sidewall of each of the trenches.
    Type: Application
    Filed: December 18, 2020
    Publication date: June 23, 2022
    Applicant: Applied Materials, Inc.
    Inventors: Qintao Zhang, Samphy Hong, Wei Zou, Lei Zhong, David J. Lee, Felix Levitov
  • Publication number: 20220199802
    Abstract: A method of fabricating a high electron mobility transistor is disclosed. The method comprises using an ion implantation process to amorphize a portion of the barrier layer to a specific depth. The etch rate of this amorphized portion is much faster than that of the rest of the barrier layer. In this way, the depth of the recessed regions into which the source and drain contacts are disposed is more tightly controlled. Further, the etching process may be a wet or dry etch process. The roughness of the recessed region may also be improved using this approach.
    Type: Application
    Filed: December 22, 2020
    Publication date: June 23, 2022
    Inventors: Qintao Zhang, Wei Zou, Samphy Hong
  • Publication number: 20220190141
    Abstract: Disclosed herein are methods for forming MOSFETs. In some embodiments, a method may include providing a device structure including a plurality of trenches, forming a gate spacer layer over the device structure, and removing the gate spacer layer from a top surface of the device structure and from a first section of each of the plurality of trenches, wherein a portion of the gate spacer layer remains along a second section of each of the plurality of trenches. The method may further include forming a gate oxide layer along the first section of each of the plurality of trenches and along the portion of the gate spacer layer.
    Type: Application
    Filed: December 11, 2020
    Publication date: June 16, 2022
    Applicant: Applied Materials, Inc.
    Inventors: Sipeng Gu, Yi Zheng, Qintao Zhang, John Hautala
  • Publication number: 20220189774
    Abstract: A method of promoting adhesion between a dielectric layer of a semiconductor device and a metal fill deposited within a trench in the dielectric layer, including performing an ion implantation process wherein an ion beam formed of an ionized dopant species is directed into the trench at an acute angle relative to a top surface of the dielectric layer to form an implantation layer in a sidewall of the trench, and depositing a metal fill in the trench atop an underlying bottom metal layer, wherein the metal fill adheres to the sidewall.
    Type: Application
    Filed: June 10, 2020
    Publication date: June 16, 2022
    Applicant: Applied Materials, Inc.
    Inventors: Qintao Zhang, Jun-Feng Lu, Ting Cai, Ma Ning, Weiye He, Jian Kang
  • Publication number: 20220165863
    Abstract: Disclosed herein are methods for forming split-gate MOSFETs including a gate shield. In some embodiments, a method may include providing a device structure including a well formed in an epitaxial layer, forming a set of trenches through the well and the epitaxial layer, implanting the device structure to form a gate shield layer at a bottom of each of the set of trenches, and forming a gate spacer layer over the device structure including within the set of trenches.
    Type: Application
    Filed: November 24, 2020
    Publication date: May 26, 2022
    Applicant: Applied Materials, Inc.
    Inventors: Qintao Zhang, Samphy Hong, David J. Lee, Jason Appell
  • Publication number: 20220157968
    Abstract: Approaches herein decrease nanosheet gate length variations by implanting a gate layer material with ions prior to etching. A method may include forming a dummy gate structure over a nanosheet stack, the dummy gate structure including a hardmask atop a gate material layer, and removing a portion of the hardmask to expose a first area and a second area of the gate material layer. The method may further include implanting the dummy gate structure to modify the first and second areas of the gate material layer, and etching the first and second areas of the gate material layer to form a treated layer along a sidewall of a third area of the gate material layer, wherein the third area is beneath the hardmask.
    Type: Application
    Filed: November 13, 2020
    Publication date: May 19, 2022
    Applicant: Applied Materials, Inc.
    Inventors: Sipeng Gu, Baonian Guo, Qintao Zhang, Wei Zou, Kyuha Shim
  • Publication number: 20220102500
    Abstract: A P-type field effect transistor (PFET) device and a method for fabricating a PFET device using fully depleted silicon on insulator (FDSOI) technology is disclosed. The method includes introducing germanium into the channel layer using ion implantation. This germanium implant increases the axial stress in the channel layer, improving device performance. This implant may be performed at low temperatures to minimize damage to the crystalline structure. Further, rather than using a long duration, high temperature anneal process, the germanium implanted in the channel layer may be annealed using a laser anneal or a rapid temperature anneal. The implanted regions are re-crystallized using the channel layer that is beneath the gate as the seed layer. In some embodiments, an additional oxide spacer is used to further separate the raised source and drain regions from the gate.
    Type: Application
    Filed: September 25, 2020
    Publication date: March 31, 2022
    Inventors: Sipeng Gu, Wei Zou, Kyu-Ha Shim, Qintao Zhang
  • Publication number: 20220068648
    Abstract: A method may include providing a substrate, where the substrate includes a first main surface and a second main surface, opposite the first main surface. The second main surface may include a stress compensation layer. The method may include directing ions to the stress compensation layer in an ion implant procedure. The ion implant procedure may include exposing a first region of the stress compensation layer to a first implant process, wherein a second region of the stress compensation layer is not exposed to the first implant process.
    Type: Application
    Filed: November 9, 2021
    Publication date: March 3, 2022
    Applicant: APPLIED Materials, Inc.
    Inventors: Scott Falk, Jun-Feng LU, Qintao Zhang
  • Publication number: 20220044939
    Abstract: A method for performing an ion implantation process including providing a hardmask layer disposed atop a substrate, providing a photoresist layer disposed atop the hardmask layer and defining a pattern exposing a portion of the hardmask layer, performing a room temperature ion implantation process wherein an ion beam formed of an ionized first dopant species is directed onto the exposed portion of the hardmask layer to make the exposed portion more susceptible to ion etching or wet etching, performing an etching process wherein the exposed portion of the hardmask layer is etched away to expose an underlying portion of the substrate, and performing a high energy, hot ion implantation process wherein an ion beam formed of a ionized second dopant species is directed onto the exposed portion of the substrate.
    Type: Application
    Filed: December 6, 2020
    Publication date: February 10, 2022
    Applicant: Applied Materials, Inc.
    Inventors: Qintao Zhang, Samphy Hong, David J. Lee, Felix Levitov, Lei Zhong, Wei Zou
  • Publication number: 20210408016
    Abstract: A vertical field effect transistor (FET) includes a vertical semiconductor channel having a first end that contacts an upper surface of a substrate and an opposing second end that contacts a source/drain region. An electrically conductive gate encapsulates the vertical semiconductor channel. The vertical FET further includes a split-channel antifuse device between the source/drain region and the electrically conductive gate. The split-channel antifuse device includes a gate dielectric having a thickness that varies between the source/drain region and the electrically conductive gate.
    Type: Application
    Filed: September 9, 2021
    Publication date: December 30, 2021
    Applicant: Samsung Electronics Co., Ltd.
    Inventors: Kangguo CHENG, Juntao LI, Geng WANG, Qintao ZHANG
  • Patent number: 11201057
    Abstract: A method may include providing a substrate, where the substrate includes a first main surface and a second main surface, opposite the first main surface. The second main surface may include a stress compensation layer. The method may include directing ions to the stress compensation layer in an ion implant procedure. The ion implant procedure may include exposing a first region of the stress compensation layer to a first implant process, wherein a second region of the stress compensation layer is not exposed to the first implant process.
    Type: Grant
    Filed: July 16, 2019
    Date of Patent: December 14, 2021
    Assignee: APPLIED Materials, Inc.
    Inventors: Scott Falk, Jun-Feng Lu, Qintao Zhang
  • Patent number: 11139307
    Abstract: A vertical field effect transistor (FET) includes a vertical semiconductor channel having a first end that contacts an upper surface of a substrate and an opposing second end that contacts a source/drain region. An electrically conductive gate encapsulates the vertical semiconductor channel. The vertical FET further includes a split-channel antifuse device between the source/drain region and the electrically conductive gate. The split-channel antifuse device includes a gate dielectric having a thickness that varies between the source/drain region and the electrically conductive gate.
    Type: Grant
    Filed: April 9, 2020
    Date of Patent: October 5, 2021
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Kangguo Cheng, Juntao Li, Geng Wang, Qintao Zhang
  • Patent number: 11114299
    Abstract: A method of forming surface features in a hardmask layer, including etching a first surface feature into the hardmask layer, the first surface feature having a first critical dimension, performing an ion implantation process on the first surface feature to make the first surface feature resistant to subsequent etching processes, etching a second surface feature into the hardmask layer adjacent the first surface feature, wherein the first critical dimension is preserved.
    Type: Grant
    Filed: September 13, 2019
    Date of Patent: September 7, 2021
    Assignee: Applied Materials, Inc.
    Inventors: Qintao Zhang, Kyu-Ha Shim, Rajesh Prasad
  • Patent number: 11037725
    Abstract: A method of making an inductor includes forming a plurality of first metal layers on a substrate and an ILD. The method includes patterning a plurality of trenches in the ILD, depositing a magnetic material, and depositing another layer of ILD. The method further includes patterning a plurality of vias adjacent to the trenches filled with the magnetic material, and patterning trenches in the another layer of ILD. The trenches in the another layer of ILD include first portions arranged over, adjacent to and substantially parallel the plurality of first metal layers, and the second portions arranged substantially perpendicular to the first portions, extending from both ends of the first portions, and oriented in opposite directions such that the second portions are continuous with the plurality of vias. The method includes depositing a metal in the plurality of vias and the trenches in the another layer of ILD.
    Type: Grant
    Filed: September 4, 2018
    Date of Patent: June 15, 2021
    Assignee: INTERNATIONAL BUSINESS MACHINES CORPORATION
    Inventors: Kangguo Cheng, Juntao Li, Geng Wang, Qintao Zhang
  • Patent number: 10930508
    Abstract: Disclosed are methods of forming devices. One method may include providing a first set of fins and a second set of fins extending from a substrate, and providing a dummy oxide over the first set of fins and the second set of fins. The method may further include performing a thermal implant to the second set of fins, wherein the thermal implant is an angled ion implant impacting the dummy oxide. The method may further include removing the dummy oxide from the first set of fins and the second set of fins, and forming a first work function (WF) metal over the first set of fins and a second WF metal over the second set of fins.
    Type: Grant
    Filed: September 4, 2019
    Date of Patent: February 23, 2021
    Assignee: Applied Materials, Inc.
    Inventors: Qintao Zhang, Kyu-Ha Shim
  • Publication number: 20210050411
    Abstract: Embodiments herein are directed to methods and devices having a stress memorization layer along a side of a substrate. In some embodiments, a method may include providing a substrate having a first main side opposite a second main side, implanting the second main side of the substrate to form an amorphous implant area, forming a stress liner over the second main side of the substrate, and annealing the stress liner to form a stress memorization layer in the amorphous implant area.
    Type: Application
    Filed: August 16, 2019
    Publication date: February 18, 2021
    Applicant: APPLIED Materials, Inc.
    Inventors: Qintao Zhang, Wei Zou
  • Publication number: 20210005445
    Abstract: A method of forming surface features in a hardmask layer, including etching a first surface feature into the hardmask layer, the first surface feature having a first critical dimension, performing an ion implantation process on the first surface feature to make the first surface feature resistant to subsequent etching processes, etching a second surface feature into the hardmask layer adjacent the first surface feature, wherein the first critical dimension is preserved.
    Type: Application
    Filed: September 13, 2019
    Publication date: January 7, 2021
    Applicant: APPLIED Materials, Inc.
    Inventors: Qintao Zhang, Kyu-Ha Shim, Rajesh Prasad
  • Publication number: 20200273707
    Abstract: Disclosed are methods of forming devices. One method may include providing a first set of fins and a second set of fins extending from a substrate, and providing a dummy oxide over the first set of fins and the second set of fins. The method may further include performing a thermal implant to the second set of fins, wherein the thermal implant is an angled ion implant impacting the dummy oxide. The method may further include removing the dummy oxide from the first set of fins and the second set of fins, and forming a first work function (WF) metal over the first set of fins and a second WF metal over the second set of fins.
    Type: Application
    Filed: September 4, 2019
    Publication date: August 27, 2020
    Applicant: APPLIED Materials, Inc.
    Inventors: Qintao Zhang, Kyu-Ha Shim