Patents by Inventor Scott B. Clendenning

Scott B. Clendenning has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20180151684
    Abstract: An apparatus including an integrated circuit device including at least one low density of state metal/semiconductor material interface, wherein the at least one low density of state metal is quantized. An apparatus including an integrated circuit device including at least one interface of a low density of state metal and a semiconductor material, wherein a contact area of the metal at the interface is graded. A method including confining a contact area of a semiconductor material; and forming a metal contact in the contact area.
    Type: Application
    Filed: June 27, 2015
    Publication date: May 31, 2018
    Inventors: Benjamin CHU-KUNG, Van H. LE, Rafael RIOS, Gilbert DEWEY, Scott B. CLENDENNING, Jack T. KAVALIEROS
  • Publication number: 20180130707
    Abstract: Bottom-up fill approaches for forming metal features of semiconductor structures, and the resulting structures, are described. In an example, a semiconductor structure includes a trench disposed in an inter-layer dielectric (ILD) layer. The trench has sidewalls, a bottom and a top. A U-shaped metal seed layer is disposed at the bottom of the trench and along the sidewalls of the trench but substantially below the top of the trench. A metal fill layer is disposed on the U-shaped metal seed layer and fills the trench to the top of the trench. The metal fill layer is in direct contact with dielectric material of the ILD layer along portions of the sidewalls of the trench above the U-shaped metal seed layer.
    Type: Application
    Filed: June 18, 2015
    Publication date: May 10, 2018
    Inventors: Scott B. CLENDENNING, Martin M. MITAN, Timothy E. GLASSMAN, Flavio GRIGGIO, Grant M. KLOSTER, Kent N. FRASURE, Florian GSTREIN, Rami HOURANI
  • Patent number: 9932671
    Abstract: Precursor and process design for photo-assisted metal atomic layer deposition (ALD) and chemical vapor deposition (CVD) is described. In an example, a method of fabricating a thin metal film involves introducing precursor molecules proximate to a surface on or above a substrate, each of the precursor molecules having one or more metal centers surrounded by ligands. The method also involves depositing a metal layer on the surface by dissociating the ligands from the precursor molecules using a photo-assisted process.
    Type: Grant
    Filed: March 27, 2014
    Date of Patent: April 3, 2018
    Assignee: Intel Corporation
    Inventors: James M. Blackwell, Patricio E. Romero, Scott B. Clendenning, Grant M. Kloster, Florian Gstrein, Harsono S. Simka, Paul A. Zimmerman, Robert L. Bristol
  • Patent number: 9928966
    Abstract: In one embodiment, a structure for an energy storage device may include a first nanostructured substrate having a conductive layer and a dielectric layer formed on the conductive layer. A second nanostructured substrate includes another conductive layer. A separator separates the first and second nanostructured substrates and allows ions of an electrolyte to pass through the separator. The structure may be a nanostructured electrolytic capacitor with the first nanostructured substrate forming a positive electrode and the second nanostructured substrate forming a negative electrode of the capacitor.
    Type: Grant
    Filed: December 28, 2012
    Date of Patent: March 27, 2018
    Assignee: INTEL CORPORATION
    Inventors: Zhaohui Chen, Donald S. Gardner, Bum Ki Moon, Charles W. Holzwarth, Cary L. Pint, Scott B. Clendenning
  • Publication number: 20180082942
    Abstract: A conductive route structure may be formed comprising a conductive trace and a conductive via, wherein the conductive via directly contacts the conductive trace. In one embodiment, the conductive route structure may be formed by forming a dielectric material layer on the conductive trace. A via opening may be formed through the dielectric material layer to expose a portion of the conductive trace and a blocking layer may be from only on the exposed portion of the conductive trace. A barrier line may be formed on sidewalls of the via opening and the blocking layer may thereafter be removed. A conductive via may then be formed within the via opening, wherein the conductive via directly contacts the conductive trace.
    Type: Application
    Filed: April 29, 2015
    Publication date: March 22, 2018
    Applicant: INTEL CORPORATION
    Inventors: Jasmeet S. Chawla, Rami Hourani, Mauro J. Kobrinsky, Florian Gstrein, Scott B. Clendenning, Jeanette M. Roberts
  • Patent number: 9818847
    Abstract: A high-k gate dielectric interface with a group III-V semiconductor surface of a non-planar transistor channel region is non-directionally doped with nitrogen. In nanowire embodiments, a non-directional nitrogen doping of a high-k gate dielectric interface is performed before or concurrently with a conformal gate electrode deposition through exposure of the gate dielectric to liquid, vapor, gaseous, plasma, or solid state sources of nitrogen. In embodiments, a gate electrode metal is conformally deposited over the gate dielectric and an anneal is performed to uniformly accumulate nitrogen within the gate dielectric along the non-planar III-V semiconductor interface.
    Type: Grant
    Filed: November 17, 2014
    Date of Patent: November 14, 2017
    Assignee: Intel Corporation
    Inventors: Gilbert Dewey, Robert S. Chau, Marko Radosavljevic, Han Wui Then, Scott B. Clendenning, Ravi Pillarisetty
  • Patent number: 9793061
    Abstract: An energy storage device comprises a first porous semiconducting structure (510) comprising a first plurality of channels (511) that contain a first electrolyte (514) and a second porous semiconducting structure (520) comprising a second plurality of channels (521) that contain a second electrolyte (524). In one embodiment, the energy storage device further comprises a film (535) on at least one of the first and second porous semiconducting structures, the film comprising a material capable of exhibiting reversible electron transfer reactions. In another embodiment, at least one of the first and second electrolytes contains a plurality of metal ions. In another embodiment, the first and second electrolytes, taken together, comprise a redox system.
    Type: Grant
    Filed: August 17, 2016
    Date of Patent: October 17, 2017
    Assignee: Intel Corporation
    Inventors: Donald S. Gardner, Cary L. Pint, Scott B. Clendenning
  • Patent number: 9786559
    Abstract: Techniques are disclosed for forming through-silicon vias (TSVs) implementing a negative thermal expansion (NTE) material such as zirconium tungstate (ZrW2O8) or hafnium tungstate (HfW2O8). In some cases, the NTE material is disposed between the substrate and conductive core material of the TSV and serves to offset, at least in part, the coefficient of thermal expansion (CTE) mismatch there between, thus reducing heat-induced stresses and/or protrusion (pumping) of the conductive core material. The NTE material also may protect against leakage, voltage breakdown, and/or diffusion of the conductive core material. Furthermore, the NTE material may reduce radial stresses in high-aspect-ratio TSVs. In some cases, techniques disclosed herein may improve TSV reliability, enhance three-dimensional integration, and/or enhance performance in three-dimensional integrated circuits and/or other three-dimensional packages.
    Type: Grant
    Filed: February 16, 2016
    Date of Patent: October 10, 2017
    Assignee: INTEL CORPORATION
    Inventors: Paul A. Zimmerman, Scott B. Clendenning, Patricio E. Romero, Paul B. Fischer, Robert Edgeworth
  • Publication number: 20170148739
    Abstract: Embodiments of the present disclosure describe a selective diffusion barrier between metals of an integrated circuit (IC) device and associated techniques and configurations. In one embodiment, an apparatus includes a dielectric material, a first interconnect structure comprising a first metal disposed in the dielectric material, a second interconnect structure comprising a second metal disposed in the dielectric material and electrically coupled with the first interconnect structure and a diffusion barrier disposed at an interface between the first interconnect structure and the second interconnect structure, wherein the first metal and the second metal have a different chemical composition, material of the diffusion barrier and the second metal have a different chemical composition and material of the diffusion barrier is not disposed directly between the second metal and the dielectric material. Other embodiments may be described and/or claimed.
    Type: Application
    Filed: June 16, 2014
    Publication date: May 25, 2017
    Inventors: Jeanette M. ROBERTS, Patricio E. ROMERO, Scott B. CLENDENNING, Christopher J. JEZEWSKI, Ramanan V. CHEBIAM
  • Publication number: 20170058401
    Abstract: Precursor and process design for photo-assisted metal atomic layer deposition (ALD) and chemical vapor deposition (CVD) is described. In an example, a method of fabricating a thin metal film involves introducing precursor molecules proximate to a surface on or above a substrate, each of the precursor molecules having one or more metal centers surrounded by ligands. The method also involves depositing a metal layer on the surface by dissociating the ligands from the precursor molecules using a photo-assisted process.
    Type: Application
    Filed: March 27, 2014
    Publication date: March 2, 2017
    Inventors: James M. BLACKWELL, Patricio E. ROMERO, Scott B. CLENDENNING, Grant M. KLOSTER, Florian GSTREIN, Harsono S. SIMKA, Paul A. ZIMMERMAN, Robert L. BRISTOL
  • Patent number: 9583389
    Abstract: Selective area deposition of metal films by atomic layer deposition (ALD) and chemical vapor deposition (CVD) is described. In an example, a method of fabricating a metallization structure for an integrated circuit involves forming an exposed surface above a substrate, the exposed surface including regions of exposed dielectric material and regions of exposed metal. The method also involves forming, using a selective metal deposition process, a metal layer on the regions of exposed metal without forming the metal layer on the regions of exposed dielectric material.
    Type: Grant
    Filed: December 4, 2015
    Date of Patent: February 28, 2017
    Assignee: Intel Corporation
    Inventors: Patricio E. Romero, Scott B. Clendenning, Jeanette M. Roberts, Florian Gstrein
  • Patent number: 9530733
    Abstract: A method of an aspect includes forming a first thicker layer of a first material over a first region having a first surface material by separately forming each of a first plurality of thinner layers by selective chemical reaction. The method also includes limiting encroachment of each of the first plurality of thinner layers over a second region that is adjacent to the first region. A second thicker layer of a second material is formed over the second region having a second surface material that is different than the first surface material.
    Type: Grant
    Filed: September 27, 2013
    Date of Patent: December 27, 2016
    Assignee: Intel Corporation
    Inventors: Robert L. Bristol, James M. Blackwell, Scott B. Clendenning, Florian Gstrein, Eungnak Han, Grant M. Kloster, Jeanette M. Roberts, Patricio E. Romero, Rami Hourani
  • Publication number: 20160358716
    Abstract: An energy storage device comprises a first porous semiconducting structure (510) comprising a first plurality of channels (511) that contain a first electrolyte (514) and a second porous semiconducting structure (520) comprising a second plurality of channels (521) that contain a second electrolyte (524). In one embodiment, the energy storage device further comprises a film (535) on at least one of the first and second porous semiconducting structures, the film comprising a material capable of exhibiting reversible electron transfer reactions. In another embodiment, at least one of the first and second electrolytes contains a plurality of metal ions. In another embodiment, the first and second electrolytes, taken together, comprise a redox system.
    Type: Application
    Filed: August 17, 2016
    Publication date: December 8, 2016
    Applicant: Intel Corporation
    Inventors: Donald S. Gardner, Cary L. Pint, Scott B. Clendenning
  • Patent number: 9455150
    Abstract: The present disclosure relates to a method of forming a semiconductor. The method includes heating a substrate in a reaction chamber, supplying to the reaction chamber a first constituent including a metal borohydride wherein the metal borohydride includes at least one of: an alkaline earth metal, a transition metal, or a combination thereof; supplying to the reaction chamber a main-group hydride constituent; and depositing a metal compound on the substrate, wherein the metal compound comprises a) at least one of an alkaline earth metal a transition metal or a combination thereof, b) boron and c) optionally the main group alloying element.
    Type: Grant
    Filed: December 24, 2013
    Date of Patent: September 27, 2016
    Assignee: INTEL CORPORATION
    Inventors: Scott B. Clendenning, Patricio E. Romero, Gilbert Dewey
  • Patent number: 9449765
    Abstract: An energy storage device comprises a first porous semiconducting structure (510) comprising a first plurality of channels (511) that contain a first electrolyte (514) and a second porous semiconducting structure (520) comprising a second plurality of channels (521) that contain a second electrolyte (524). In one embodiment, the energy storage device further comprises a film (535) on at least one of the first and second porous semiconducting structures, the film comprising a material capable of exhibiting reversible electron transfer reactions. In another embodiment, at least one of the first and second electrolytes contains a plurality of metal ions. In another embodiment, the first and second electrolytes, taken together, comprise a redox system.
    Type: Grant
    Filed: April 25, 2012
    Date of Patent: September 20, 2016
    Assignee: Intel Corporation
    Inventors: Donald S. Gardner, Cary Pint, Scott B. Clendenning
  • Patent number: 9390932
    Abstract: Embodiments of the present invention provide methods for forming layers that comprise electropositive metals through ALD (atomic layer deposition) and or CVD (chemical vapor deposition) processes, layers comprising one or more electropositive metals, and semiconductor devices comprising layers comprising one or more electropositive metals. In embodiments of the invention, the layers are thin or ultrathin (films that are less than 100 ? thick) and or conformal films. Additionally provided are transistor devices, metal interconnects, and computing devices comprising metal layers comprising one or more electropositive metals.
    Type: Grant
    Filed: February 10, 2015
    Date of Patent: July 12, 2016
    Assignee: Intel Corporation
    Inventors: Patricio E. Romero, Scott B. Clendenning
  • Patent number: 9385033
    Abstract: A metal precursor and a method comprising decomposing a metal precursor on an integrated circuit device; and forming a metal from the metal precursor, wherein the metal precursor is selected from the group consisting of (i) a Co2(CO)6(R1C?CR2), wherein R1 and R2 are individually selected from a straight or branched monovalent hydrocarbon group have one to six carbon atoms that may be interrupted and substituted; (ii) a mononuclear cobalt carbonyl nitrosyl; (iii) a cobalt carbonyl bonded to one of a boron, indium, germanium and tin moiety; (iv) a cobalt carbonyl bonded to a mononuclear or binuclear allyl; and (v) a cobalt(II) complex comprising nitrogen-based supporting ligands.
    Type: Grant
    Filed: September 27, 2013
    Date of Patent: July 5, 2016
    Assignee: Intel Corporation
    Inventors: James M. Blackwell, Scott B. Clendenning, John J. Plombon, Patricio E. Romero
  • Publication number: 20160190060
    Abstract: A method of an aspect includes forming a first thicker layer of a first material over a first region having a first surface material by separately forming each of a first plurality of thinner layers by selective chemical reaction. The method also includes limiting encroachment of each of the first plurality of thinner layers over a second region that is adjacent to the first region. A second thicker layer of a second material is formed over the second region having a second surface material that is different than the first surface material.
    Type: Application
    Filed: September 27, 2013
    Publication date: June 30, 2016
    Inventors: Robert L. Bristol, James M. BLACKWELL, Scott B. CLENDENNING, Florian GSTREIN, Eungnak HAN, Grant M. KLOSTER, Jeanette M. ROBERTS, Patricio E. ROMERO, Rami HOURANI
  • Publication number: 20160163596
    Abstract: Techniques are disclosed for forming through-silicon vias (TSVs) implementing a negative thermal expansion (NTE) material such as zirconium tungstate (ZrW2O8) or hafnium tungstate (HfW2O8). In some cases, the NTE material is disposed between the substrate and conductive core material of the TSV and serves to offset, at least in part, the coefficient of thermal expansion (CTE) mismatch there between, thus reducing heat-induced stresses and/or protrusion (pumping) of the conductive core material. The NTE material also may protect against leakage, voltage breakdown, and/or diffusion of the conductive core material. Furthermore, the NTE material may reduce radial stresses in high-aspect-ratio TSVs. In some cases, techniques disclosed herein may improve TSV reliability, enhance three-dimensional integration, and/or enhance performance in three-dimensional integrated circuits and/or other three-dimensional packages.
    Type: Application
    Filed: February 16, 2016
    Publication date: June 9, 2016
    Applicant: INTEL CORPORATION
    Inventors: Paul A. Zimmerman, Scott B. Clendenning, Patricio E. Romero, Paul B. Fischer, Robert Edgeworth
  • Publication number: 20160086850
    Abstract: Selective area deposition of metal films by atomic layer deposition (ALD) and chemical vapor deposition (CVD) is described. In an example, a method of fabricating a metallization structure for an integrated circuit involves forming an exposed surface above a substrate, the exposed surface including regions of exposed dielectric material and regions of exposed metal. The method also involves forming, using a selective metal deposition process, a metal layer on the regions of exposed metal without forming the metal layer on the regions of exposed dielectric material.
    Type: Application
    Filed: December 4, 2015
    Publication date: March 24, 2016
    Inventors: Patricio E. Romero, Scott B. Clendenning, Jeanette M. Roberts, Florian Gstrein