Patents by Inventor Tak H. Ning

Tak H. Ning has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20180102179
    Abstract: A method of operating a programmable read-only-memory (ROM) cell unit having a series coupled CMOS NFET and CMOS PFET device formed on a semiconductor layer located on top of a buried dielectric layer, the buried dielectric layer formed on top of a cell substrate, and each NFET and PFET device having a respective gate, drain and source terminals. The method includes applying a first bias voltage to the cell substrate; and applying a second bias voltage to a drain terminal of the PFET device with respect to a source of the PFET, the second bias voltage sufficient to enable electron trapping at the buried dielectric layer associated with that cell, the injected electron carriers trapped at the buried dielectric layer providing a stored charge representative of a logic bit value at the unit cell that is physically undetectable and is configured to be read electrically.
    Type: Application
    Filed: April 13, 2017
    Publication date: April 12, 2018
    Inventors: Tak H. Ning, Ghavam G. Shahidi, Jeng-Bang Yau
  • Patent number: 9935186
    Abstract: A SOI lateral heterojunction Si-emitter SiGe-base bipolar transistor is provided that contains an intrinsic base region that includes a small band gap region (i.e., a silicon germanium alloy base of a first conductivity type) and a large band gap region (i.e., a silicon region of the first conductivity type) A silicon emitter of a second conductivity type that is opposite the first conductivity type is formed on the large-band gap side of the intrinsic base region and a silicon collector of the second conductivity type is formed on the small-band gap side of the intrinsic base region.
    Type: Grant
    Filed: September 21, 2016
    Date of Patent: April 3, 2018
    Assignee: International Business Machines Corporation
    Inventors: Pouya Hashemi, Tak H. Ning, Alexander Reznicek
  • Patent number: 9935236
    Abstract: An optoelectronic light emission device is provided that includes a gain region of at least one type III-V semiconductor layer that is present on a lattice mismatched semiconductor substrate. The gain region of the type III-V semiconductor layer has a nanoscale area using nano-cavities. The optoelectronic light emission device is free of defects.
    Type: Grant
    Filed: June 19, 2015
    Date of Patent: April 3, 2018
    Assignee: INTERNATIONAL BUSINESS MACHINES CORPORATION
    Inventors: Effendi Leobandung, Ning Li, Tak H. Ning, Jean-Oliver Plouchart, Devendra K. Sadana
  • Publication number: 20180090380
    Abstract: Methods of forming integrated chips include forming a gate stack around a first semiconductor fin and a second semiconductor fin. The gate stack around the second semiconductor fin is etched away. An extrinsic base is formed around the second semiconductor fin in a region exposed by etching away the gate stack.
    Type: Application
    Filed: May 16, 2017
    Publication date: March 29, 2018
    Inventors: Brent A. Anderson, Kangguo Cheng, Terence B. Hook, Tak H. Ning
  • Publication number: 20180090485
    Abstract: Integrated chips includes a first transistor and a second transistor. The first transistor includes a first semiconductor fin having a channel region and a gate stack formed around the first semiconductor fin that has upper and lower limits that are outside a respective upper and lower limit of the channel region. The second transistor includes a second semiconductor fin having a base region and an extrinsic base formed around the second semiconductor fin that has upper and lower limits that are within a respective upper and lower limit of the base region.
    Type: Application
    Filed: March 2, 2017
    Publication date: March 29, 2018
    Inventors: Brent A. Anderson, Kangguo Cheng, Terence B. Hook, Tak H. Ning
  • Publication number: 20180090504
    Abstract: A mask programmable read-only memory (PROM) cell is provided utilizing a vertical transistor processing flow. PROM programming is performed during the processing flow itself. Notably, “0” or “1” state can be programmed by tuning the threshold voltage of the vertical transistor by controlling the doping concentration of the epitaxially grown semiconductor channel material.
    Type: Application
    Filed: September 29, 2016
    Publication date: March 29, 2018
    Inventors: Karthik Balakrishnan, Pouya Hashemi, Tak H. Ning, Alexander Reznicek
  • Patent number: 9929258
    Abstract: A method of controlling formation of junctions in a lateral bipolar junction transistor comprises: providing a starting substrate comprising a bulk silicon material as a handle substrate, a buried oxide layer on the handle substrate, and an intrinsic base semiconductor layer of germanium on the buried oxide layer; forming an extrinsic base layer on the intrinsic base semiconductor layer; etching at least a portion of the base layer; disposing a sidewall spacer on a side of the base layer; disposing a faceted germanium layer adjacent the sidewall spacer; recessing the faceted germanium layer and the intrinsic base semiconductor layer below the sidewall spacer; using a hot angle ion implantation technique to implant ions into a side of the intrinsic base semiconductor layer to form a junction edge/profile; annealing the implanted ions; and epitaxially growing a Si or SiGe layer on the germanium layer and the junction edge/profile.
    Type: Grant
    Filed: September 20, 2016
    Date of Patent: March 27, 2018
    Assignee: International Business Machines Corporation
    Inventors: Pouya Hashemi, Kam-Leung Lee, Tak H. Ning, Jeng-Bang Yau
  • Patent number: 9929161
    Abstract: A method of forming a complementary lateral bipolar SRAM device. The device includes: a first set and second set of lateral bipolar transistors forming a respective first inverter device and second inverter device, the first and second inverter devices being cross-coupled for storing a logic state. In each said first and second set, a first bipolar transistor is an PNP type bipolar transistor, and a second bipolar transistor is an NPN type bipolar transistor, each said NPN type bipolar transistor having a base terminal, a first emitter terminal, a second emitter terminal, and a collector terminal. Emitter terminals of the PNP type transistors of each first and second inverter devices are electrically coupled together and receive a first applied wordline voltage. The first emitter terminals of each said NPN transistors of said first inverter and second inverter devices are electrically coupled together and receive a second applied voltage.
    Type: Grant
    Filed: April 28, 2017
    Date of Patent: March 27, 2018
    Assignee: International Business Machines Corporation
    Inventor: Tak H. Ning
  • Patent number: 9929145
    Abstract: Integrated chips includes a first transistor and a second transistor. The first transistor includes a first semiconductor fin having a channel region and a gate stack formed around the first semiconductor fin that has upper and lower limits that are outside a respective upper and lower limit of the channel region. The second transistor includes a second semiconductor fin having a base region and an extrinsic base formed around the second semiconductor fin that has upper and lower limits that are within a respective upper and lower limit of the base region.
    Type: Grant
    Filed: March 2, 2017
    Date of Patent: March 27, 2018
    Assignee: INTERNATIONAL BUSINESS MACHINES CORPORATION
    Inventors: Brent A. Anderson, Kangguo Cheng, Terence B. Hook, Tak H. Ning
  • Publication number: 20180083125
    Abstract: A method of controlling formation of junctions in a lateral bipolar junction transistor comprises: providing a starting substrate comprising a bulk silicon material as a handle substrate, a buried oxide layer on the handle substrate, and an intrinsic base semiconductor layer of germanium on the buried oxide layer; forming an extrinsic base layer on the intrinsic base semiconductor layer; etching at least a portion of the base layer; disposing a sidewall spacer on a side of the base layer; disposing a faceted germanium layer adjacent the sidewall spacer; recessing the faceted germanium layer and the intrinsic base semiconductor layer below the sidewall spacer; using a hot angle ion implantation technique to implant ions into a side of the intrinsic base semiconductor layer to form a junction edge/profile; annealing the implanted ions; and epitaxially growing a Si or SiGe layer on the germanium layer and the junction edge/profile.
    Type: Application
    Filed: September 20, 2016
    Publication date: March 22, 2018
    Inventors: Pouya HASHEMI, Kam-Leung LEE, Tak H. NING, Jeng-Bang YAU
  • Publication number: 20180083127
    Abstract: A SOI lateral heterojunction Si-emitter SiGe-base bipolar transistor is provided that contains an intrinsic base region that includes a small band gap region (i.e., a silicon germanium alloy base of a first conductivity type) and a large band gap region (i.e., a silicon region of the first conductivity type) A silicon emitter of a second conductivity type that is opposite the first conductivity type is formed on the large-band gap side of the intrinsic base region and a silicon collector of the second conductivity type is formed on the small-band gap side of the intrinsic base region.
    Type: Application
    Filed: September 21, 2016
    Publication date: March 22, 2018
    Inventors: Pouya Hashemi, Tak H. Ning, Alexander Reznicek
  • Publication number: 20180083126
    Abstract: A method of controlling formation of junctions in a lateral bipolar junction transistor comprises: providing a starting substrate comprising a bulk silicon material as a handle substrate, a buried oxide layer on the handle substrate, and an intrinsic base semiconductor layer of germanium on the buried oxide layer; forming an extrinsic base layer on the intrinsic base semiconductor layer; etching at least a portion of the base layer; disposing a sidewall spacer on a side of the base layer; disposing a faceted germanium layer adjacent the sidewall spacer; recessing the faceted germanium layer and the intrinsic base semiconductor layer below the sidewall spacer; using a hot angle ion implantation technique to implant ions into a side of the intrinsic base semiconductor layer to form a junction edge/profile; annealing the implanted ions; and epitaxially growing a Si or SiGe layer on the germanium layer and the junction edge/profile.
    Type: Application
    Filed: October 24, 2017
    Publication date: March 22, 2018
    Inventors: Pouya Hashemi, Kam-Leung LEE, Tak H. NING, Jeng-Bang YAU
  • Publication number: 20180076093
    Abstract: A method of forming a semiconductor device and resulting structures having vertical transistors with different gate lengths are provided. A sacrificial gate is formed over a channel region of a semiconductor fin. The sacrificial gate includes a first material. The first material in a first portion of the sacrificial gate adjacent to the semiconductor fin is converted to a second material, the first portion having a first depth. The first portion of the sacrificial gate is then removed.
    Type: Application
    Filed: February 15, 2017
    Publication date: March 15, 2018
    Inventors: Karthik Balakrishnan, Pouya Hashemi, Tak H. Ning, Alexander Reznicek
  • Publication number: 20180069131
    Abstract: A method of forming a semiconductor device and resulting structures having stacked vertical field effect transistors (VFETs) connected in series. A first semiconductor fin and a second semiconductor fin are formed on a doped region of a substrate. A shared gate is formed over a channel region of the first semiconductor fin and a channel region of the second semiconductor fin. A shared epitaxy region is formed on a surface of the first semiconductor fin and a surface of the second semiconductor fin.
    Type: Application
    Filed: September 2, 2016
    Publication date: March 8, 2018
    Inventors: Karthik Balakrishnan, Pouya Hashemi, Tak H. Ning, Alexander Reznicek
  • Publication number: 20180061853
    Abstract: An amplifier circuit including a substrate layer and a plurality of lateral bipolar junction transistors positioned entirely above the substrate. The lateral bipolar junction transistors include a plurality of monolithic emitter-collector regions coplanar to each other. Each of the emitter-collector regions is both an emitter region of a first bipolar junction transistor a collector region of a second bipolar junction transistor from the lateral bipolar junction transistors. Accordingly, the lateral bipolar junction transistors are electrically coupled in series circuit at the emitter-collector regions.
    Type: Application
    Filed: August 28, 2016
    Publication date: March 1, 2018
    Inventors: Alberto Valdes Garcia, Tak H. Ning, Jean-Olivier Plouchart, Ghavam G. Shahidi, Jeng-Bang Yau
  • Publication number: 20180061953
    Abstract: A structure includes a laterally diffused (LD) MOSFET with an n-type drift region disposed on a surface of a substrate and a p-type body region contained in the drift region. The structure further includes an n-type source region contained in the p-type body region; an n-type drain region contained in the n-type drift region; a gate electrode disposed on a gate dielectric overlying a portion of the p-type body region and the n-type drift region and an electrically conductive field shield member disposed within the n-type drift region at least partially beneath the p-type body region and generally parallel to the gate electrode. The electrically conductive buried field shield member is contained within and surrounded by a layer of buried field shield oxide and is common to both a first LD MOSFET and a second LD MOSFET that are connected in parallel. Methods to fabricate the structure are also disclosed.
    Type: Application
    Filed: October 25, 2017
    Publication date: March 1, 2018
    Inventor: Tak H. Ning
  • Patent number: 9905667
    Abstract: A bipolar junction transistor comprises a semiconductor layer disposed on an insulating material, at least a portion of the semiconductor layer forming a base region. The bipolar junction transistor further comprises a transistor emitter laterally disposed on a first side of the base region, where in the transistor emitter is a first doping type and has a first width, and wherein the first width is a lithographic feature size. The bipolar junction transistor further comprises a transistor collector laterally disposed on a second side of the base region, wherein the transistor collector is the first doping type and the first width. The bipolar junction transistor further comprises a central base contact laterally disposed on the base region between the transistor emitter and the transistor collector, wherein the central base contact is a second doping type and has a second width, and wherein the second width is a sub-lithographic feature size.
    Type: Grant
    Filed: February 17, 2017
    Date of Patent: February 27, 2018
    Assignee: International Business Machines Corporation
    Inventors: Fabio Carta, Daniel C. Edelstein, Stephen M. Gates, Bahman Hekmatshoartabari, Tak H. Ning
  • Publication number: 20180047750
    Abstract: A method comprises forming shallow trenches in an intrinsic base semiconductor layer and forming a first base layer thereon; applying a first mask to the layer; etching the first base layer; forming a second base layer on the intrinsic base semiconductor layer adjacent the first base layer; removing the first mask; applying a second mask to the base layers; simultaneously etching the layers to produce extrinsic bases of reduced cross dimensions; disposing spacers on the extrinsic bases; etching around the bases leaving the intrinsic base semiconductor layer under the bases and spacers; implanting ions into sides of the intrinsic base semiconductor layer under the first extrinsic base to form a first emitter/collector junction and into sides of the intrinsic base semiconductor layer under the second extrinsic base to form a second emitter/collector junction; depositing semiconductor material adjacent to the junctions and the trenches; and removing the applied second mask.
    Type: Application
    Filed: May 16, 2017
    Publication date: February 15, 2018
    Inventors: Karthik Balakrishnan, Pouya Hashemi, Tak H. Ning, Alexander Reznicek
  • Publication number: 20180047817
    Abstract: A structure includes a laterally diffused (LD) MOSFET with an n-type drift region disposed on a surface of a substrate and a p-type body region contained in the drift region. The structure further includes an n-type source region contained in the p-type body region; an n-type drain region contained in the n-type drift region; a gate electrode disposed on a gate dielectric overlying a portion of the p-type body region and the n-type drift region and an electrically conductive field shield member disposed within the n-type drift region at least partially beneath the p-type body region and generally parallel to the gate electrode. The electrically conductive buried field shield member is contained within and surrounded by a layer of buried field shield oxide and is common to both a first LD MOSFET and a second LD MOSFET that are connected in parallel. Methods to fabricate the structure are also disclosed.
    Type: Application
    Filed: October 25, 2017
    Publication date: February 15, 2018
    Inventor: Tak H. Ning
  • Publication number: 20180047816
    Abstract: A structure includes a laterally diffused (LD) MOSFET with an n-type drift region disposed on a surface of a substrate and a p-type body region contained in the drift region. The structure further includes an n-type source region contained in the p-type body region; an n-type drain region contained in the n-type drift region; a gate electrode disposed on a gate dielectric overlying a portion of the p-type body region and the n-type drift region and an electrically conductive field shield member disposed within the n-type drift region at least partially beneath the p-type body region and generally parallel to the gate electrode. The electrically conductive buried field shield member is contained within and surrounded by a layer of buried field shield oxide and is common to both a first LD MOSFET and a second LD MOSFET that are connected in parallel. Methods to fabricate the structure are also disclosed.
    Type: Application
    Filed: October 25, 2017
    Publication date: February 15, 2018
    Inventor: Tak H. Ning