Patents by Inventor Thomas A. Figura

Thomas A. Figura has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 7416943
    Abstract: Methods are provided for simultaneously processing transistors in two different regions of an integrated circuit. Planar transistors are provided in a logic region while recessed access devices (RADs) are provided in an array region for a memory device. During gate stack patterning in the periphery, word lines are recessed within the trenches for the array RADs. Side wall spacer formation in the periphery simultaneously provides an insulating cap layer burying the word lines within the trenches of the array.
    Type: Grant
    Filed: September 1, 2005
    Date of Patent: August 26, 2008
    Assignee: Micron Technology, Inc.
    Inventors: Thomas A. Figura, Gordon A. Haller
  • Patent number: 7294578
    Abstract: A method used to form a semiconductor device having a capacitor comprises placing a semiconductor wafer assembly into a chamber of a plasma source, the wafer assembly comprising a layer of insulation having at least one contact therein and a surface, and further comprising a conductive layer over the surface and in the contact. Next, in the chamber, a layer of etch resistant material is formed within the contact over the conductive layer, the etch resistant material not forming over the surface.
    Type: Grant
    Filed: December 22, 1999
    Date of Patent: November 13, 2007
    Assignee: Micron Technology, Inc.
    Inventors: Thomas A. Figura, Kevin G. Donohoe, Thomas Dunbar
  • Patent number: 7285814
    Abstract: A method of forming a conductive contact to a conductive structure includes forming a conductive structure received within and projecting outwardly from a first insulative material. A second different insulative material is deposited. The second insulative material is anisotropically etched effective to form a sidewall etch stop for the conductive structure. A third insulative material is deposited over the conductive structure and the sidewall etch stop. The third insulative material is different in composition from the second insulative material. A contact opening is etched through the third insulative material to the conductive structure using an etch chemistry which is substantially selective to the second insulative material of the sidewall etch stop. Integrated circuitry independent of the method of fabrication is disclosed.
    Type: Grant
    Filed: March 20, 2006
    Date of Patent: October 23, 2007
    Assignee: Micron Technology, Inc.
    Inventors: John M. Drynan, Thomas A. Figura
  • Publication number: 20070123048
    Abstract: A method used to form a semiconductor device having a capacitor comprises placing a semiconductor wafer assembly into a chamber of a plasma source, the wafer assembly comprising a layer of insulation having at least one contact therein and a surface, and further comprising a conductive layer over the surface and in the contact. Next, in the chamber, a layer of etch resistant material is formed within the contact over the conductive layer, the etch resistant material not forming over the surface.
    Type: Application
    Filed: January 9, 2007
    Publication date: May 31, 2007
    Inventors: Thomas Figura, Kevin Donohoe, Thomas Dunbar
  • Publication number: 20070105357
    Abstract: Methods and structures are provided for full silicidation of recessed silicon. Silicon is provided within a trench. A mixture of metals is provided over the silicon in which one of the metals diffuses more readily in silicon than silicon does in the metal, and another of the metals diffuses less readily in silicon than silicon does in the metal. An exemplary mixture includes 80% nickel and 20% cobalt. The silicon within the trench is allowed to fully silicide without void formation, despite a relatively high aspect ratio for the trench. Among other devices, recessed access devices (RADs) can be formed by the method for memory arrays.
    Type: Application
    Filed: December 21, 2006
    Publication date: May 10, 2007
    Applicant: MICRON TECHNOLOGY, INC.
    Inventors: Hasan Nejad, Thomas Figura, Gordon Haller, Ravi Iyer, John Meldrim, Justin Harnish
  • Publication number: 20070049037
    Abstract: This invention includes methods of forming openings into dielectric material. In one implementation, an opening is partially etched through dielectric material, with such opening comprising a lowest point and opposing sidewalls of the dielectric material. At least respective portions of the opposing sidewalls within the opening are lined with an electrically conductive material. With such electrically conductive material over said respective portions within the opening, plasma etching is conducted into and through the lowest point of the dielectric material of the opening to extend the opening deeper within the dielectric material. Other aspects and implementations are contemplated.
    Type: Application
    Filed: September 1, 2005
    Publication date: March 1, 2007
    Inventors: Thomas Graettinger, John Zahurak, Shane Trapp, Thomas Figura
  • Publication number: 20070048930
    Abstract: Methods are provided for simultaneously processing transistors in two different regions of an integrated circuit. Planar transistors are provided in a logic region while recessed access devices (RADs) are provided in an array region for a memory device. During gate stack patterning in the periphery, word lines are recessed within the trenches for the array RADs. Side wall spacer formation in the periphery simultaneously provides an insulating cap layer burying the word lines within the trenches of the array.
    Type: Application
    Filed: September 1, 2005
    Publication date: March 1, 2007
    Inventors: Thomas Figura, Gordon Haller
  • Publication number: 20070049015
    Abstract: Methods and structures are provided for full silicidation of recessed silicon. Silicon is provided within a trench. A mixture of metals is provided over the silicon in which one of the metals diffuses more readily in silicon than silicon does in the metal, and another of the metals diffuses less readily in silicon than silicon does in the metal. An exemplary mixture includes 80% nickel and 20% cobalt. The silicon within the trench is allowed to fully silicide without void formation, despite a relatively high aspect ratio for the trench. Among other devices, recessed access devices (RADs) can be formed by the method for memory arrays.
    Type: Application
    Filed: September 1, 2005
    Publication date: March 1, 2007
    Inventors: Hasan Nejad, Thomas Figura, Gordon Haller, Ravi Iyer, John Meldrim, Justin Harnish
  • Publication number: 20070001207
    Abstract: A method for forming a double sided container capacitor comprises forming a first capacitor top plate layer within a recess in a dielectric layer, then forming a first cell dielectric on the first top plate layer. Next, first and second bottom plate layers are formed on the first cell dielectric layer, and a second cell dielectric layer is formed on the second bottom plate layers. Finally, a second top plate layer is formed on the second cell dielectric layer, and the first and second top plate layers are electrically connected using a conductive plug or conductive spacer. An inventive structure formed using the inventive method is also described.
    Type: Application
    Filed: September 7, 2006
    Publication date: January 4, 2007
    Inventors: Thomas Graettinger, Marsela Pontoh, Thomas Figura
  • Publication number: 20060263979
    Abstract: The invention includes methods of forming devices associated with semiconductor constructions. In exemplary methods, common processing steps are utilized to form fully silicided recessed array access gates and partially silicided periphery transistor gates.
    Type: Application
    Filed: May 18, 2005
    Publication date: November 23, 2006
    Inventors: Hasan Nejad, Gordon Haller, Thomas Figura, Ravi Iyer
  • Patent number: 7105403
    Abstract: A method for forming a double sided container capacitor comprises forming a first capacitor top plate layer within a recess in a dielectric layer, then forming a first cell dielectric on the first top plate layer. Next, first and second bottom plate layers are formed on the first cell dielectric layer, and a second cell dielectric layer is formed on the second bottom plate layers. Finally, a second top plate layer is formed on the second cell dielectric layer, and the first and second top plate layers are electrically connected using a conductive plug or conductive spacer. An inventive structure formed using the inventive method is also described.
    Type: Grant
    Filed: July 28, 2003
    Date of Patent: September 12, 2006
    Assignee: Micron Technology, Inc.
    Inventors: Thomas M. Graettinger, Marsela Pontoh, Thomas A. Figura
  • Publication number: 20060157767
    Abstract: A method of forming a conductive contact to a conductive structure includes forming a conductive structure received within and projecting outwardly from a first insulative material. A second different insulative material is deposited. The second insulative material is anisotropically etched effective to form a sidewall etch stop for the conductive structure. A third insulative material is deposited over the conductive structure and the sidewall etch stop. The third insulative material is different in composition from the second insulative material. A contact opening is etched through the third insulative material to the conductive structure using an etch chemistry which is substantially selective to the second insulative material of the sidewall etch stop. Integrated circuitry independent of the method of fabrication is disclosed.
    Type: Application
    Filed: March 20, 2006
    Publication date: July 20, 2006
    Inventors: John Drynan, Thomas Figura
  • Patent number: 7019347
    Abstract: A method of forming a conductive contact to a conductive structure includes forming a conductive structure received within and projecting outwardly from a first insulative material. A second different insulative material is deposited. The second insulative material is anisotropically etched effective to form a sidewall etch stop for the conductive structure. A third insulative material is deposited over the conductive structure and the sidewall etch stop. The third insulative material is different in composition from the second insulative material. A contact opening is etched through the third insulative material to the conductive structure using an etch chemistry which is substantially selective to the second insulative material of the sidewall etch stop. Integrated circuitry independent of the method of fabrication is disclosed.
    Type: Grant
    Filed: January 7, 2005
    Date of Patent: March 28, 2006
    Assignee: Micron Technology, Inc.
    Inventors: John M. Drynan, Thomas A. Figura
  • Publication number: 20050124163
    Abstract: A method of forming a conductive contact to a conductive structure includes forming a conductive structure received within and projecting outwardly from a first insulative material. A second different insulative material is deposited. The second insulative material is anisotropically etched effective to form a sidewall etch stop for the conductive structure. A third insulative material is deposited over the conductive structure and the sidewall etch stop. The third insulative material is different in composition from the second insulative material. A contact opening is etched through the third insulative material to the conductive structure using an etch chemistry which is substantially selective to the second insulative material of the sidewall etch stop. Integrated circuitry independent of the method of fabrication is disclosed.
    Type: Application
    Filed: January 7, 2005
    Publication date: June 9, 2005
    Inventors: John Drynan, Thomas Figura
  • Patent number: 6897529
    Abstract: An improved method and structure which increases the alignment tolerances in multiple, singularized plugs are provided. The invention discloses a novel method for forming individual plug contacts with increased surface area for improved registration between semiconducting layers. Also the improved plug contacts are particularly well suited to receiving contact formations which have any taper to them. IGFETS and other devices formed from this design can be used in a variety of beneficial applications, e.g. logic or memory.
    Type: Grant
    Filed: December 4, 2001
    Date of Patent: May 24, 2005
    Assignee: Micron Technology, Inc.
    Inventor: Thomas A. Figura
  • Patent number: 6861713
    Abstract: A method of forming a conductive contact to a conductive structure includes forming a conductive structure received within and projecting outwardly from a first insulative material. A second different insulative material is deposited. The second insulative material is anisotropically etched effective to form a sidewall etch stop for the conductive structure. A third insulative material is deposited over the conductive structure and the sidewall etch stop. The third insulative material is different in composition from the second insulative material. A contact opening is etched through the third insulative material to the conductive structure using an etch chemistry which is substantially selective to the second insulative material of the sidewall etch stop. Integrated circuitry independent of the method of fabrication is disclosed.
    Type: Grant
    Filed: October 3, 2002
    Date of Patent: March 1, 2005
    Assignee: Micron Technology, Inc.
    Inventors: John M. Drynan, Thomas A. Figura
  • Publication number: 20050026361
    Abstract: A method for forming a double sided container capacitor comprises forming a first capacitor top plate layer within a recess in a dielectric layer, then forming a first cell dielectric on the first top plate layer. Next, first and second bottom plate layers are formed on the first cell dielectric layer, and a second cell dielectric layer is formed on the second bottom plate layers. Finally, a second top plate layer is formed on the second cell dielectric layer, and the first and second top plate layers are electrically connected using a conductive plug or conductive spacer. An inventive structure formed using the inventive method is also described.
    Type: Application
    Filed: July 28, 2003
    Publication date: February 3, 2005
    Inventors: Thomas Graettinger, Marsela Pontoh, Thomas Figura
  • Patent number: 6838714
    Abstract: A photodiode for use in an imager having an improved charge leakage. The photodiode has a doped region that is spaced away from the field isolation to minimize charge leakage. A second embodiment of invention provides a second implant to improve charge leakage to the substrate. The photodiodes according to the invention provide improve charge leakage, improved reactions to dark current and an improved signal to noise ratio. Also disclosed are processes for forming the photodiode.
    Type: Grant
    Filed: February 12, 2001
    Date of Patent: January 4, 2005
    Assignee: Micron Technology, Inc.
    Inventors: Howard E. Rhodes, Werner Juengling, Thomas A. Figura, Steven D. Cummings
  • Patent number: 6727538
    Abstract: An improved method and structure which increases the alignment tolerances in multiple, singularized plugs are provided. The invention discloses a novel method for forming individual plug contacts with increased surface area for improved registration between semiconducting layers. Also the improved plug contacts are particularly well suited to receiving contact formations which have any taper to them. IGFETS and other devices formed from this design can be used in a variety of beneficial applications, e.g. logic or memory.
    Type: Grant
    Filed: December 4, 2001
    Date of Patent: April 27, 2004
    Assignee: Micron Technology, Inc.
    Inventor: Thomas A. Figura
  • Patent number: 6716769
    Abstract: A method used to form a semiconductor device having a capacitor comprises placing a semiconductor wafer assembly into a chamber of a plasma source, the wafer assembly comprising a layer of insulation having at least one contact therein and a surface, and further comprising a conductive layer over the surface and in the contact. Next, in the chamber, a layer of etch resistant material is formed within the contact over the conductive layer, the etch resistant material not forming over the surface.
    Type: Grant
    Filed: December 22, 1999
    Date of Patent: April 6, 2004
    Assignee: Micron Technology, Inc.
    Inventors: Thomas A. Figura, Kevin G. Donohoe, Thomas Dunbar