Patents by Inventor Wen Hao

Wen Hao has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20210256977
    Abstract: The embodiments of the disclosure provide a video description information generation method, a video processing method, and video description information generation apparatus, and a video processing apparatus. The video description information generation method includes: obtaining a frame-level video feature sequence corresponding to a video; generating a global part-of-speech sequence feature of the video according to the video feature sequence, the global part-of-speech sequence feature being a feature of a sequence of a combination of parts of speech in the video; and generating natural language description information of the video according to the global part-of-speech sequence feature and the video feature sequence.
    Type: Application
    Filed: April 30, 2021
    Publication date: August 19, 2021
    Applicant: TENCENT TECHNOLOGY (SHENZHEN) COMPANY LIMITED
    Inventors: Bai Rui WANG, Lin Ma, Wen Hao Jiang, Wei Liu
  • Patent number: 11094057
    Abstract: A method includes capturing a raw image from a semiconductor wafer, using graphic data system (GDS) information corresponding to the wafer to assign a measurement box in the raw image, performing a distance measurement on a feature of the raw image in the measurement box, and performing a manufacturing activity based on the distance measurement.
    Type: Grant
    Filed: August 3, 2020
    Date of Patent: August 17, 2021
    Assignee: TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY, LTD.
    Inventors: Peng-Ren Chen, Shiang-Bau Wang, Wen-Hao Cheng, Yung-Jung Chang, Wei-Chung Hu, Yi-An Huang, Jyun-Hong Chen
  • Patent number: 11094811
    Abstract: A semiconductor device includes a substrate, a channel layer, an insulating layer, source/drain contacts, a gate dielectric layer, and a gate electrode. The channel layer over the substrate and includes two dimensional (2D) material. The insulating layer is on the channel layer. The source/drain contacts are over the channel layer. The gate dielectric layer is over the insulating layer and the channel layer. The gate electrode is over the gate dielectric layer and between the source/drain contacts.
    Type: Grant
    Filed: April 19, 2019
    Date of Patent: August 17, 2021
    Assignee: TAIWAN SEMICONDUCTOR MANUFACTURING CO., LTD.
    Inventors: Tse-An Chen, Lain-Jong Li, Wen-Hao Chang, Chien-Chih Tseng
  • Publication number: 20210248300
    Abstract: Systems and methods for improving design performance of a layout design through placement of functional and spare cells by leveraging layout dependent effect (LDE) is disclosed. The method includes the steps of: importing a plurality of technology files associated with the layout design into an EDA system; importing a netlist associated with the layout design into the EDA system; importing a standard cell library containing pattern-S timing information of the functional cells and the spare cells; performing floorplan and spare cell insertion, wherein the spare cells are distributed uniformly across the floorplan; and conducting placement and optimization through re-placement of the at least one functional cells and the spare cells to form pattern-S with at least one timing critical cells to improve an overall timing performance of the layout design.
    Type: Application
    Filed: February 19, 2021
    Publication date: August 12, 2021
    Inventors: Chun-Yao Ku, Jyun-Hao Chang, Ming-Tao Yu, Wen-Hao Chen
  • Patent number: 11087061
    Abstract: A method, a non-transitory computer-readable storage medium and a system for a design layout are provided. The method includes: receiving a design layout including a first cell and a second cell; providing a conductive member electrically connected between the first cell and the second cell, the conductive member including a first conductive line and a second conductive line parallel to the first conductive line; determining a first merging point in the first conductive line between the first cell and the second cell; and electrically connecting the first conductive line to the second conductive line at the first merging point.
    Type: Grant
    Filed: March 20, 2020
    Date of Patent: August 10, 2021
    Assignee: TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY LTD.
    Inventors: Hung-Chih Ou, Wen-Hao Chen
  • Patent number: 11088092
    Abstract: The present disclosure relates to a method of forming an integrated chip. The method may be performed by forming first and second source regions within a substrate. The first and second source regions are separated by a drain region along a first direction. First and second middle-end-of-the-line (MEOL) structures are formed over the substrate. The first and second MEOL structures have bottom surfaces that continually extend past edges of the first and second source regions, respectively, along a second direction perpendicular to the first direction. A power rail is formed that is electrically coupled to the first and second MEOL structures. The power rail has a first interconnect wire, a via rail on and in contact with the first interconnect wire, and a second interconnect wire on and in contact with the via rail. The via rail continuously extends along the first direction past the first and second MEOL structures.
    Type: Grant
    Filed: August 21, 2018
    Date of Patent: August 10, 2021
    Assignee: Taiwan Semiconductor Manufacturing Company, Ltd.
    Inventors: Kam-Tou Sio, Chih-Ming Lai, Chun-Kuang Chen, Chih-Liang Chen, Charles Chew-Yuen Young, Chi-Yeh Yu, Jiann-Tyng Tzeng, Ru-Gun Liu, Wen-Hao Chen
  • Publication number: 20210242149
    Abstract: The present disclosure relates to a redistribution layer (RDL) structure, a manufacturing method thereof, and a semiconductor structure having the same. The RDL structure includes an RDL, disposed on a substrate, and including a bond pad portion and a wire portion connected to the bond pad portion, where a thickness of the bond pad portion is greater than a thickness of the wire portion. According to the RDL structure provided by the present disclosure, a bond pad portion has a thickness greater than a wire portion, so that the thicker bond pad portion can provide more impact buffer areas in gold or copper wire bonding of packaging to prevent a substrate from breaking due to a stress, and prevent an increase in a parasitic capacitance between wires.
    Type: Application
    Filed: April 16, 2021
    Publication date: August 5, 2021
    Inventors: Ping-Heng WU, Wen Hao HSU
  • Publication number: 20210240902
    Abstract: A method of forming an integrated circuit includes generating a first and second standard cell layout design, and manufacturing the integrated circuit based on at least the first or second standard cell layout design. The first standard cell layout design has a first height. The second standard cell layout design has a second height different from the first height. The second standard cell layout design is adjacent to the first standard cell layout design. Generating the first standard cell layout design includes generating a first set of pin layout patterns extending in a first direction, being on a first layout level, and having a first width. Generating the second standard cell layout design includes generating a second set of pin layout patterns extending in the first direction, being on the first layout level, and having a second width different from the first width.
    Type: Application
    Filed: November 11, 2020
    Publication date: August 5, 2021
    Inventors: Chun-Yao KU, Wen-Hao CHEN, Kuan-Ting CHEN, Ming-Tao YU, Jyun-Hao CHUNG
  • Publication number: 20210240901
    Abstract: A method of generating a layout design of an integrated circuit. The method includes forming a first region having at least two first-type cell rows extending in a first direction. Each one of the first-type cell rows has a first row height measured along a second direction perpendicular to the first direction. The method also includes forming a second region having at least two second-type cell rows extending in the first direction. Each one of the second-type cell rows has a second row height measured along the second direction. The first region is adjacent to the second region, and the first row height of the first-type cell rows is different from the second row height of the second-type cell rows.
    Type: Application
    Filed: September 18, 2020
    Publication date: August 5, 2021
    Inventors: Chun-Yao KU, Wen-Hao CHEN, Ming-Tao YU
  • Patent number: 11075179
    Abstract: A method for forming a bond pad structure includes forming an interconnect structure on a semiconductor device, forming a passivation layer on the interconnect structure, forming at least one opening through the passivation layer, forming an oxidation layer at least in the opening, and forming a pad metal layer on the oxidation layer. A portion of the interconnect structure is exposed by the at least one opening.
    Type: Grant
    Filed: June 3, 2019
    Date of Patent: July 27, 2021
    Assignee: TAIWAN SEMICONDUCTOR MANUFACTURING CO., LTD.
    Inventors: Wen-Hao Cheng, Yen-Yu Chen, Chih-Wei Lin, Yi-Ming Dai
  • Publication number: 20210225787
    Abstract: The present disclosure provides a redistribution layer (RDL) structure, a semiconductor device and manufacturing method thereof. The semiconductor device comprising an RDL structure that may include a substrate, a first conductive layer, a reinforcement layer and, and a second conductive layer. The first conductive layer may be formed on the substrate and has a first bond pad area. The reinforcement layer may be formed on a surface of the first conductive layer facing away from the substrate and located in the first bond pad area. The second conductive layer may be formed on the reinforcement layer and an area of the first conductive layer not covered by the reinforcement layer. The reinforcement layer has a material strength greater than those of the first conductive layer and the second conductive layer. The semiconductor device and the manufacturing method provided by the present disclosure may improve the performance of the semiconductor device.
    Type: Application
    Filed: April 1, 2021
    Publication date: July 22, 2021
    Inventors: Ping-Heng WU, Wen Hao HSU
  • Publication number: 20210224455
    Abstract: A discrete multi-row height cell in a hybrid row-height system with a plurality of rows of at least two different row-heights is disclosed. The discrete multi-row height cell includes: a first sub-cell deployed on a first row with a first row-height; a second sub-cell deployed on a second row with a second row-height, wherein the second row and the first row is separated by a third row with a third row-height, wherein the third row-height is different from the first row-height, wherein the first sub-cell and the second sub-cell are electrically connected by at least a wire.
    Type: Application
    Filed: January 16, 2020
    Publication date: July 22, 2021
    Inventors: Hung-Chih Ou, Wen-Hao Chen, Chun-Yao Ku
  • Patent number: 11062570
    Abstract: A system, including a tablet gaming table, allows casino dealers to connect with players both in-person and in Virtual Reality (VR). This system can be used for popular casino games such as blackjack or baccarat, and can also serve as a tool for casinos to increase player traffic while maximizing dealer employee efficiency.
    Type: Grant
    Filed: November 13, 2018
    Date of Patent: July 13, 2021
    Assignee: CASINOTABLE GROUP INC.
    Inventor: Wen Hao Lin
  • Patent number: 11063005
    Abstract: The present disclosure, in some embodiments, relates to an integrated chip. The integrated chip includes a first conductive interconnect wire extending in a first direction over a substrate. A second conductive interconnect wire is arranged over the first conductive interconnect wire. A via rail is configured to electrically couple the first conductive interconnect wire and the second conductive interconnect wire. The first conductive interconnect wire and the second conductive interconnect wire extend as continuous structures past one or more sides of the via rail.
    Type: Grant
    Filed: November 13, 2019
    Date of Patent: July 13, 2021
    Assignee: Taiwan Semiconductor Manufacturing Company, Ltd.
    Inventors: Kam-Tou Sio, Chih-Ming Lai, Chun-Kuang Chen, Chih-Liang Chen, Charles Chew-Yuen Young, Chi-Yeh Yu, Jiann-Tyng Tzeng, Ru-Gun Liu, Wen-Hao Chen
  • Publication number: 20210209281
    Abstract: A method, a non-transitory computer-readable storage medium and a system for a design layout are provided. The method includes: receiving a design layout including a first cell and a second cell; providing a conductive member electrically connected between the first cell and the second cell, the conductive member including a first conductive line and a second conductive line parallel to the first conductive line; determining a first merging point in the first conductive line between the first cell and the second cell; and electrically connecting the first conductive line to the second conductive line at the first merging point.
    Type: Application
    Filed: March 20, 2020
    Publication date: July 8, 2021
    Inventors: HUNG-CHIH OU, WEN-HAO CHEN
  • Patent number: 11048161
    Abstract: Optical proximity correction (OPC) based computational lithography techniques are disclosed herein for enhancing lithography printability. An exemplary mask optimization method includes receiving an integrated circuit (IC) design layout having an IC pattern; generating target points for a contour corresponding with the IC pattern based on a target placement model, wherein the target placement model is selected based on a classification of the IC pattern; and performing an OPC on the IC pattern using the target points, thereby generating a modified IC design layout. The method can further include fabricating a mask based on the modified IC design layout. The OPC can select an OPC model based on the classification of the IC pattern. The OPC model can weight the target placement model.
    Type: Grant
    Filed: December 27, 2019
    Date of Patent: June 29, 2021
    Assignee: TAIWAN SEMICONDUCTOR MANUFACTURING CO., LTD.
    Inventors: Hung-Chun Wang, Chi-Ping Liu, Feng-Ju Chang, Ching-Hsu Chang, Wen Hao Liu, Chia-Feng Yeh, Ming-Hui Chih, Cheng Kun Tsai, Wei-Chen Chien, Wen-Chun Huang, Yu-Po Tang
  • Publication number: 20210189561
    Abstract: A thin film deposition system deposits a thin film on a substrate in a thin film deposition chamber. The thin film deposition system deposits the thin film by flowing a fluid into the thin film deposition chamber. The thin film deposition system includes a byproducts sensor that senses byproducts of the fluid in an exhaust fluid. The thin film deposition system adjusts the flow rate of the fluid based on the byproducts.
    Type: Application
    Filed: November 24, 2020
    Publication date: June 24, 2021
    Inventors: Wen-Hao CHENG, Yi-Ming DAI, Yen-Yu CHEN, Hsuan-Chih CHU
  • Patent number: 11038153
    Abstract: Embodiments of the present disclosure generally relate to methods for forming an organic light emitting diode (OLED) device. Forming the OLED device comprises depositing a first barrier layer on a substrate having an OLED structure disposed thereon. A first sublayer of a buffer layer is then deposited on the first barrier layer. The first sublayer of the buffer layer is cured with a mixed gas plasma. Curing the first sublayer comprises generating water from the mixed gas plasma in a process chamber in which the curing occurs. The deposition of the first sublayer and the curing of the first sublayer is repeated one or more times to form a completed buffer layer. A second barrier layer is then deposited on the completed buffer layer.
    Type: Grant
    Filed: January 15, 2019
    Date of Patent: June 15, 2021
    Assignee: APPLIED MATERIALS, INC.
    Inventors: Wen-Hao Wu, Jrjyan Jerry Chen
  • Patent number: 11030383
    Abstract: A method of forming an integrated device includes: providing a first via pillar file specifying a first via pillar; providing a second via pillar file specifying a second via pillar; arranging, by a processor, the first via pillar to electrically connect to a circuit cell in a first circuit; arranging an interconnecting path for electrical connection of the first via pillar to another circuit cell in the first circuit; arranging, by the processor, the second via pillar to replace the first via pillar when the first via pillar induces an electromigration (EM) phenomenon; re-routing the interconnecting path with replacement of the first via pillar to generate a second circuit when the first via pillar induces the EM phenomenon; and generating the integrated device according to the second circuit.
    Type: Grant
    Filed: May 26, 2020
    Date of Patent: June 8, 2021
    Assignee: TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY LTD.
    Inventors: Chun-Yao Ku, Wen-Hao Chen, Ming-Tao Yu, Shao-Huan Wang, Jyun-Hao Chang
  • Publication number: 20210159196
    Abstract: The present disclosure provides an integrated circuit (IC) structure. The IC structure includes a semiconductor substrate; an interconnection structure formed on the semiconductor substrate; and a redistribution layer (RDL) metallic feature formed on the interconnection structure. The RDL metallic feature further includes a barrier layer disposed on the interconnection structure; a diffusion layer disposed on the barrier layer, wherein the diffusion layer includes metal and oxygen; and a metallic layer disposed on the diffusion layer.
    Type: Application
    Filed: February 8, 2021
    Publication date: May 27, 2021
    Inventors: Shih Wei Bih, Sheng-Wei Yeh, Yen-Yu Chen, Wen-Hao Cheng, Chih-Wei Lin, Chun-Chih Lin