Patents by Inventor Yasuhiko Honda

Yasuhiko Honda has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 6717852
    Abstract: A semiconductor memory device, which allows concurrent execution of a write/erase operation and a read operation, is provided for each core with a core busy output circuit which has a function of, at the start, end, suspending or resuming of a write/erase operation, setting the sequence in which a command to write into/erase or read from a core, a core select signal indicating whether or not the core has been selected, and a busy signal indicating that the core is in the write/erase mode are set or reset so that multiple selection of a core in a write/erase operation and a core in a read operation does not occur.
    Type: Grant
    Filed: October 10, 2002
    Date of Patent: April 6, 2004
    Assignee: Kabushiki Kaisha Toshiba
    Inventors: Yasuhiko Honda, Hideo Kato, Masao Kuriyama, Hidetoshi Saito, Tokumasa Hara
  • Publication number: 20030214861
    Abstract: A nonvolatile semiconductor memory device with a plurality of read modes switchably built therein is provided. This nonvolatile semiconductor memory device is the one that has a memory cell array in which electrically rewritable nonvolatile memory calls are laid out and a read circuit which performs data readout of the memory cell array. The nonvolatile semiconductor memory device has a first read mode and a second read mode. The first read mode is for reading data by means of parallel data transfer of the same bit number when sending data from the memory cell array through the read circuit up to more than one external terminal. The second read mode is for performing parallel data transfer of a greater bit number than that of the first read mode when sending data from the memory cell array to the read circuit while performing data transfer of a smaller bit number than the bit number when sending data from the read circuit up to the external terminal.
    Type: Application
    Filed: April 11, 2003
    Publication date: November 20, 2003
    Applicant: KABUSHIKI KAISHA TOSHIBA
    Inventors: Yoshinori Takano, Yasuhiko Honda, Toru Tanzawa, Masao Kuriyama
  • Publication number: 20030133346
    Abstract: A semiconductor memory device comprises a plurality of sense amplifiers divided into a plurality of groups, each of the groups being a unit of a page readout operation; a sense amplifier control signal generation circuit which outputs a sense amplifier control signal for enabling the sense amplifiers of each group and disabling the sense amplifiers of each group, wherein the sense amplifier control signal enables and disables the sense amplifiers of a part of the groups at different timing from the sense amplifiers of other groups; and a plurality of memory cells connected to the sense amplifiers via data lines.
    Type: Application
    Filed: January 7, 2003
    Publication date: July 17, 2003
    Applicant: KABUSHIKI KAISHA TOSHIBA
    Inventor: Yasuhiko Honda
  • Publication number: 20030086295
    Abstract: A memory cell array 1 has the arrangement of a plurality of cores, each of which comprises one block or a set of a plurality of blocks, each block defining a range of memory cells serving as a unit of data erase. A core selecting part for selecting an optional number of cores to write/erase data is provided for writing data in memory cells in cores selected on the basis of a write command and for erasing data from selected blocks in cores selected on the basis of an erase command. Thus, there is realized a free core system capable of reading data out from memory cells in unselected cores while writing/erasing data in cores selected by the core selecting part.
    Type: Application
    Filed: December 2, 2002
    Publication date: May 8, 2003
    Applicant: Kabushiki Kaisha Toshiba
    Inventors: Yasuhiko Honda, Hideo Kato, Hidetoshi Saito, Masao Kuriyama, Tokumasa Hara, Takafumi Ikeda, Tatsuya Hiramatsu
  • Publication number: 20030072199
    Abstract: A semiconductor memory device, which allows concurrent execution of a write/erase operation and a read operation, is provided for each core with a core busy output circuit which has a function of, at the start, end, suspending or resuming of a write/erase operation, setting the sequence in which a command to write into/erase or read from a core, a core select signal indicating whether or not the core has been selected, and a busy signal indicating that the core is in the write/erase mode are set or reset so that multiple selection of a core in a write/erase operation and a core in a read operation does not occur.
    Type: Application
    Filed: October 10, 2002
    Publication date: April 17, 2003
    Inventors: Yasuhiko Honda, Hideo Kato, Masao Kuriyama, Hidetoshi Saito, Tokumasa Hara
  • Patent number: 6532181
    Abstract: A nonvolatile semiconductor memory includes a memory cell array and a redundant cell array, and while a data write operation or a data erase operation is carried out in one of banks in the memory cell array, a data read operation can be carried out in the other banks. The redundant cell array has one or more spare blocks and is provided independently of the banks to relieve a defective memory cell of the memory cell array by substituting the spare block for a defective memory block in any of the blocks. The memory block is active when an access block address to be accessed in the memory cell array in the data write or erase operation or the data read operation does not coincide with the defective block address in the defective address storing circuit, whereas the spare block is active when the access block address coincides with the defective block address in the defective address storing circuit.
    Type: Grant
    Filed: September 27, 2001
    Date of Patent: March 11, 2003
    Assignee: Kabushiki Kaisha Toshiba
    Inventors: Hidetoshi Saito, Masao Kuriyama, Yasuhiko Honda, Hideo Kato
  • Patent number: 6512693
    Abstract: A semiconductor device has a memory cell array having the arrangement of a plurality of cores, each of which comprises one block or a set of a plurality of blocks, each block defining a range of memory cells serving as a unit of data erase. The semiconductor device has a bank setting memory circuit configured to select an optional number of cores of the cores as a first bank and to set the remaining cores as a second bank, so as to allow a data read operation to be carried out in one of the first and second banks while a data write or erase operation is carried out in the other of the first and second banks.
    Type: Grant
    Filed: November 16, 2001
    Date of Patent: January 28, 2003
    Assignee: Kabushiki Kaisha Toshiba
    Inventors: Yasuhiko Honda, Hideo Kato, Hidetoshi Saito, Masao Kuriyama, Tokumasa Hara, Takafumi Ikeda, Tatsuya Hiramatsu
  • Patent number: 6377502
    Abstract: A memory cell array 1 has the arrangement of a plurality of cores, each of which comprises one block or a set of a plurality of blocks, each block defining a range of memory cells serving as a unit of data erase. A core selecting part for selecting an optional number of cores to write/erase data is provided for writing data in memory cells in cores selected on the basis of a write command and for erasing data from selected blocks in cores selected on the basis of an erase command. Thus, there is realized a free core system capable of reading data out from memory cells in unselected cores while writing/erasing data in cores selected by the core selecting part.
    Type: Grant
    Filed: May 3, 2000
    Date of Patent: April 23, 2002
    Assignee: Kabushiki Kaisha Toshiba
    Inventors: Yasuhiko Honda, Hideo Kato, Hidetoshi Saito, Masao Kuriyama, Tokumasa Hara, Takafumi Ikeda, Tatsuya Hiramatsu
  • Publication number: 20020031038
    Abstract: A memory cell array 1 has the arrangement of a plurality of cores, each of which comprises one block or a set of a plurality of blocks, each block defining a range of memory cells serving as a unit of data erase. A core selecting part for selecting an optional number of cores to write/erase data is provided for writing data in memory cells in cores selected on the basis of a write command and for erasing data from selected blocks in cores selected on the basis of an erase command. Thus, there is realized a free core system capable of reading data out from memory cells in unselected cores while writing/erasing data in cores selected by the core selecting part.
    Type: Application
    Filed: November 16, 2001
    Publication date: March 14, 2002
    Applicant: Kabushiki Kaisha Toshiba
    Inventors: Yasuhiko Honda, Hideo Kato, Hidetoshi Saito, Masao Kuriyama, Tokumasa Hara, Takafumi Ikeda, Tatsuya Hiramatsu
  • Publication number: 20020012282
    Abstract: Redundant cell arrays 201 of a plurality of columns are provided for replacing a defective bit line of a memory cell array 101. Each of the redundant cell arrays 201 is provided with a redundant sense amplifier circuit 105 separately from a sense amplifier circuit 103 of the memory cell array 101. A defective address storing circuit 108 stores a defective address of the memory cell array 101, an input/output terminal, to and from which data corresponding to the defective address are to be inputted and outputted, and a column set number of the redundant cell array which is to be replaced in accordance with the input/output terminal. An address comparator circuit 109 detects the coincidence of an input address with the defective address. A switch circuit 112 is controlled by the coincidence detection output to switch one corresponding to the defective address of a sense amplifier circuit to one selected by the set number in the redundant sense amplifier circuit, to connect it to a data input/output buffer 113.
    Type: Application
    Filed: September 27, 2001
    Publication date: January 31, 2002
    Inventors: Hidetoshi Saito, Masao Kuriyama, Yasuhiko Honda, Hideo Kato
  • Patent number: 6320800
    Abstract: Redundant cell arrays 201 of a plurality of columns are provided for replacing a defective bit line of a memory cell array 101. Each of the redundant cell arrays 201 is provided with a redundant sense amplifier circuit 105 separately from a sense amplifier circuit 103 of the memory cell array 101. A defective address storing circuit 108 stores a defective address of the memory cell array 101, an input/output terminal, to and from which data corresponding to the defective address are. to be inputted and outputted, and a column set number of the redundant cell array which is to be replaced in accordance with the input/output terminal. An address comparator circuit 109 detects the coincidence of an input address with the defective address. A switch circuit 112 is controlled by the coincidence detection output to switch one corresponding to the defective address of a sense amplifier circuit to one selected by the set number in the redundant sense amplifier circuit, to connect it to a data input/output buffer 113.
    Type: Grant
    Filed: June 1, 2000
    Date of Patent: November 20, 2001
    Assignee: Kabushiki Kaisha Toshiba
    Inventors: Hidetoshi Saito, Masao Kuriyama, Yasuhiko Honda, Hideo Kato
  • Patent number: 5664542
    Abstract: On one side of a valve shaft, there are provided an accelerator drum connected to an accelerator pedal by an accelerator wire, a return spring for urging the accelerator drum in a valve closing direction, and an accelerator sensor for detecting rotation of the accelerator drum and transmitting a detected signal to a host system. On the other side of the valve shaft, there are provided a large-diameter gear and an opening sensor. An armature of a solenoid clutch is attached to the gear and held on a motor shaft via a slide bearing. Thus, the motor, the solenoid clutch and the throttle valve are arranged into a U-shaped form for interconnection through four gears.
    Type: Grant
    Filed: February 29, 1996
    Date of Patent: September 9, 1997
    Assignees: Hitachi, Ltd., Hitachi Automotive Engineering Co., Ltd.
    Inventors: Hiroshi Kanazawa, Fumio Tajima, Yasuhiko Honda, Yasushi Sasaki, Teruhiko Minegishi, Yoshikatu Hashimoto, Tatsuya Yoshida, Yuzo Kadomukai
  • Patent number: 5517966
    Abstract: On one side of a valve shaft, there are provided an accelerator drum connected to an accelerator pedal by an accelerator wire, a return spring for urging the accelerator drum in a valve closing direction, and an accelerator sensor for detecting rotation of the accelerator drum and transmitting a detected signal to a host system. On the other side of the valve shaft, there are provided a large-diameter gear and an opening sensor. An armature of a solenoid clutch is attached to the gear and held on a motor shaft via a slide bearing. Thus, the motor, the solenoid clutch and the throttle valve are arranged into a U-shaped form for interconnection through four gears.
    Type: Grant
    Filed: April 26, 1995
    Date of Patent: May 21, 1996
    Assignees: Hitachi, Ltd., Hitachi Automotive Engineering Co. Ltd.
    Inventors: Hiroshi Kanazawa, Fumio Tajima, Yasuhiko Honda, Yasushi Sasaki, Teruhiko Minegishi, Yoshikatu Hashimoto, Tatsuya Yoshida, Yuzo Kadomukai
  • Patent number: 5431141
    Abstract: On one side of a valve shaft, there are provided an accelerator drum connected to an accelerator pedal by an accelerator wire, a return spring for urging the accelerator drum in a valve closing direction, and an accelerator sensor for detecting rotation of the accelerator drum and transmitting a detected signal to a host system. On the other side of the valve shaft, there are provided a large-diameter gear and an opening sensor. An armature of a solenoid clutch is attached to the gear and held on a motor shaft via a slide bearing. Thus, the motor, the solenoid clutch and the throttle valve are arranged into a U-shaped form for interconnection through four gears.
    Type: Grant
    Filed: July 6, 1993
    Date of Patent: July 11, 1995
    Assignees: Hitachi, Ltd., Hitachi Automotive Engineering Co., Ltd.
    Inventors: Hiroshi Kanazawa, Fumio Tajima, Yasuhiko Honda, Yasushi Sasaki, Teruhiko Minegishi, Yoshikatu Hashimoto, Tatsuya Yoshida, Yuzo Kadomukai