Patents by Inventor Yasushi Inagaki

Yasushi Inagaki has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20100014261
    Abstract: A printed circuit board includes a core substrate having an opening portion, an electronic component provided in the opening portion of the core substrate and including a dielectric body, a first electrode formed over the dielectric body, and a second electrode formed over the dielectric body such that the dielectric body is interposed between the first electrode and the second electrode, and a resin filling a gap between the core substrate and the electronic component in the opening portion of the core substrate. The resin filling the gap includes a filler.
    Type: Application
    Filed: September 25, 2009
    Publication date: January 21, 2010
    Applicant: IBIDEN CO., LTD.
    Inventors: Yasushi INAGAKI, Motoo ASAI, Dongdong WANG, Hideo YABASHI, Seiji SHIRAI
  • Publication number: 20090266588
    Abstract: A multilayer printed wiring board has a core substrate, an interlayer insulation layer formed over the core substrate, conductive layers formed over the core substrate, and a via hole for providing electrical connection between the conductive layers. The conductive layers include a conductive layer formed on the core substrate, and the conductive layer formed on the core substrate has a side face in a form of rounded taper tapering toward the core substrate.
    Type: Application
    Filed: June 19, 2009
    Publication date: October 29, 2009
    Applicant: IBIDEN CO., LTD.
    Inventors: Yasushi Inagaki, Katsuyuki Sano
  • Publication number: 20090090542
    Abstract: An IC chip for a high frequency region, particularly a packaged substrate in which no malfunction or error occurs even if 3 GHz is exceeded. A conductive layer on a core substrate is formed at a thickness of 30 ?m and a conductor circuit on an interlayer resin insulation layer is formed at a thickness of 15 ?m. By thickening the conductive layer, the volume of the conductor can be increased and resistance can be reduced. Further, by using the conductive layer as a power source layer, the capacity of supply of power to an IC chip can be improved.
    Type: Application
    Filed: November 18, 2008
    Publication date: April 9, 2009
    Applicant: IBIDEN CO., LTD.
    Inventors: Yasushi INAGAKI, Katsuyuki Sano
  • Patent number: 7507913
    Abstract: A package substrate free of malfunction or error even with an IC chip in a high frequency range, particularly an IC chip with a frequency exceeding 3 GHz, is provided. A conductor layer 34P on a core substrate 30 is formed to have a thickness of 30 ?m and a conductor circuit 58 on an interlayer resin insulating layer 50 is formed to have a thickness of 15 ?m. By making the conductor layer 34P thick, it is possible to increase a volume of the conductor itself and decrease resistance. Further, by employing the conductor layer 34 as a power supply layer, it is possible to improve a capability of supplying power to the IC chip.
    Type: Grant
    Filed: March 24, 2003
    Date of Patent: March 24, 2009
    Assignee: Ibiden Co., Ltd.
    Inventors: Yasushi Inagaki, Katsuyuki Sano
  • Publication number: 20080296052
    Abstract: A package substrate free of malfunction or error even with an IC chip in a high frequency range, particularly an IC chip with a frequency exceeding 3 GHz, is provided. A conductor layer 34P on a core substrate 30 is formed to have a thickness of 30 ?m and a conductor circuit 58 on an inter layer resin insulating layer 50 is formed to have a thickness of 15 ?m. By making the conductor layer 34P thick, it is possible to increase a volume of the conductor itself and decrease resistance. Further, by employing the conductor layer 34 as a power supply layer, it is possible to improve a capability of supplying power to the IC chip.
    Type: Application
    Filed: May 21, 2008
    Publication date: December 4, 2008
    Applicant: IBIDEN CO., LTD.
    Inventors: Yasushi INAGAKI, Katsuyuki SANO
  • Publication number: 20080169120
    Abstract: A chip capacitor 20 is provided in a core substrate 30 of a printed circuit board 10. This makes it possible to shorten a distance between an IC chip 90 and the chip capacitor 20 and to reduce loop inductance. Since the core substrate 30 id constituted by provided a first resin substrate 30a, a second resin substrate 30b and a third resin substrate 30c in a multilayer manner, the core substrate 30 can obtain sufficient strength.
    Type: Application
    Filed: July 16, 2007
    Publication date: July 17, 2008
    Applicant: IBIDEN, CO., LTD.
    Inventors: Yasushi Inagaki, Motoo Asai, Dongdong Wang, Hideo Yabashi, Seiji Shirai
  • Publication number: 20080158841
    Abstract: Chip capacitors 20 are provided in a printed circuit board 10. In this manner, the distance between an IC chip 90 and each chip capacitor 20 is shortened, and the loop inductance is reduced. In addition, the chip capacitors 20 are accommodated in a core substrate 30 having a large thickness. Therefore, the thickness of the printed circuit board does not become large.
    Type: Application
    Filed: February 20, 2008
    Publication date: July 3, 2008
    Applicant: IBIDEN CO., LTD.
    Inventors: Yasushi INAGAKI, Motoo Asai, Dongdong Wang, Hideo Yabashi, Seiji Shirai
  • Publication number: 20080158838
    Abstract: Chip capacitors 20 are provided in a printed circuit board 10. In this manner, the distance between an IC chip 90 and each chip capacitor 20 is shortened, and the loop inductance is reduced. In addition, the chip capacitors 20 are accommodated in a core substrate 30 having a large thickness. Therefore, the thickness of the printed circuit board does not become large.
    Type: Application
    Filed: February 20, 2008
    Publication date: July 3, 2008
    Applicant: IBIDEN CO., LTD.
    Inventors: Yasushi INAGAKI, Motoo Asai, Dongdong Wang, Hideo Yabashi, Seiji Shirai
  • Publication number: 20080142255
    Abstract: A chip capacitor 20 is provided in a core substrate 30 of a printed circuit board 10. This makes it possible to shorten a distance between an IC chip 90 and the chip capacitor 20 and to reduce loop inductance. Since the core substrate 30 id constituted by provided a first resin substrate 30a, a second resin substrate 30b and a third resin substrate 30c in a multilayer manner, the core substrate 30 can obtain sufficient strength.
    Type: Application
    Filed: February 19, 2008
    Publication date: June 19, 2008
    Applicant: IBIDEN, CO., LTD.
    Inventors: Yasushi Inagaki, Motoo Asai, Dongdong Wang, Hideo Yabashi, Seiji Shirai
  • Publication number: 20080144298
    Abstract: A chip capacitor 20 is provided in a core substrate 30 of a printed circuit board 10. This makes it possible to shorten a distance between an IC chip 90 and the chip capacitor 20 and to reduce loop inductance. Since the core substrate 30 id constituted by provided a first resin substrate 30a, a second resin substrate 30b and a third resin substrate 30c in a multilayer manner, the core substrate 30 can obtain sufficient strength.
    Type: Application
    Filed: February 19, 2008
    Publication date: June 19, 2008
    Applicant: IBIDEN, CO., LTD.
    Inventors: Yasushi Inagaki, Motoo Asai, Dongdong Wang, Hideo Yabashi, Seiji Shirai
  • Patent number: 7342803
    Abstract: A chip capacitor 20 is provided in a core substrate 30 of a printed circuit board 10. This makes it possible to shorten a distance between an IC chip 90 and the chip capacitor 20 and to reduce loop inductance. Since the core substrate 30 is constituted by providing a first resin substrate 30a, a second resin substrate 30b and a third resin substrate 30c in a multilayer manner, the core substrate 30 can obtain sufficient strength.
    Type: Grant
    Filed: February 19, 2004
    Date of Patent: March 11, 2008
    Assignee: IBIDEN Co., Ltd.
    Inventors: Yasushi Inagaki, Motoo Asai, Dongdong Wang, Hideo Yabashi, Seiji Shirai
  • Publication number: 20080055872
    Abstract: Chip capacitors 20 are provided in a printed circuit board 10. In this manner, the distance between an IC chip 90 and each chip capacitor 20 is shortened, and the loop inductance is reduced. In addition, the chip capacitors 20 are accommodated in a core substrate 30 having a large thickness. Therefore, the thickness of the printed circuit board does not become large.
    Type: Application
    Filed: October 30, 2007
    Publication date: March 6, 2008
    Applicant: IBIDEN CO., LTD.
    Inventors: Yasushi INAGAKI, Motoo Asai, Dongdong Wang, Hideo Yabashi, Seiji Shirai
  • Publication number: 20080023815
    Abstract: A printed wiring board including a substrate, conductor circuits and interlayer dielectric layers stacked alternately on the substrate, each of the interlayer dielectric layers including a curable resin having flaky particles dispersed therein, and viaholes formed in the interlayer dielectric layers and electrically connecting the conductor circuits at different levels.
    Type: Application
    Filed: September 21, 2007
    Publication date: January 31, 2008
    Applicant: IBIDEN CO., LTD.
    Inventors: Motoo ASAI, Kouta Noda, Yasushi Inagaki
  • Publication number: 20080014336
    Abstract: A method of forming a multilayer printed wiring board including forming a yet-to-cure interlayer dielectric layer by applying or attaching, to a dielectric substrate, an interlayer dielectric material of liquid or dry film including one or more of thermosetting resin, mixture of thermosetting and thermoplastic resins, photosensitized thermosetting resin, mixture of photosensitized thermosetting and thermoplastic resins, and photosensitive resin, softening the dielectric layer, pressing mold having convexities onto the softened dielectric layer to form concavities for conductor and concavities or through-holes for viaholes, cooling or heating the softened dielectric layer to temperature at which shapes of the concavities and/or through-holes in the dielectric layer are maintained, removing the mold from the dielectric layer, heating, or irradiating ultraviolet rays to, the dielectric layer, and curing, by heating, the dielectric layer, and forming the circuits and viaholes by forming a conductive material in t
    Type: Application
    Filed: September 21, 2007
    Publication date: January 17, 2008
    Applicant: IBIDEN CO., LTD.
    Inventors: Motoo ASAI, Kouta Noda, Yasushi Inagaki
  • Patent number: 7307852
    Abstract: Chip capacitors 20 are provided in a printed circuit board 10. In this manner, the distance between an IC chip 90 and each chip capacitor 20 is shortened, and the loop inductance is reduced. In addition, the chip capacitors 20 are accommodated in a core substrate 30 having a large thickness. Therefore, the thickness of the printed circuit board does not become large.
    Type: Grant
    Filed: February 23, 2005
    Date of Patent: December 11, 2007
    Assignee: Ibiden Co., Ltd.
    Inventors: Yasushi Inagaki, Motoo Asai, Dongdong Wang, Hideo Yabashi, Seiji Shirai
  • Publication number: 20070258225
    Abstract: A chip capacitor 20 is provided in a core substrate 30 of a printed circuit board 10. This makes it possible to shorten a distance between an IC chip 90 and the chip capacitor 20 and to reduce loop inductance. Since the core substrate 30 id constituted by provided a first resin substrate 30a, a second resin substrate 30b and a third resin substrate 30c in a multilayer manner, the core substrate 30 can obtain sufficient strength.
    Type: Application
    Filed: July 13, 2007
    Publication date: November 8, 2007
    Applicant: IBIDEN, CO., LTD.
    Inventors: Yasushi Inagaki, Motoo Asai, Dongdong Wang, Hideo Yabashi, Seiji Shirai
  • Publication number: 20070013049
    Abstract: A printed wiring board is provided which includes an interlayer dielectric layer formed on a substrate from a curable resin having flaky particles dispersed therein. The printed wiring board is excellent in cooling/heating cycle resistance and packaging reliability while maintaining a satisfactory heat resistance, electrical insulation, heat liberation, connection reliability and chemical stability. Also a method of producing a printed wiring board is proposed in which an imprint method using a mold having formed thereon convexities corresponding to wiring patterns and viaholes to be formed being buried in an interlayer dielectric layer is used to form the wiring patterns and viaholes by transcribing the concavities of the mold to the interlayer dielectric layer. The imprint method permits to form the wiring patterns and viaholes but assures an easy and accurate transcription without any optical transcription or complicated etching.
    Type: Application
    Filed: September 29, 2004
    Publication date: January 18, 2007
    Applicant: IBIDEN CO., LTD.
    Inventors: Motoo Asai, Kouta Noda, Yasushi Inagaki
  • Publication number: 20060243478
    Abstract: An IC chip for a high frequency region, particularly a packaged substrate in which no malfunction or error occurs even if 3 GHz is exceeded. A conductive layer on a core substrate is formed at a thickness of 30 ?m and a conductor circuit on an interlayer resin insulation layer is formed at a thickness of 15 ?m. By thickening the conductive layer, the volume of the conductor can be increased and resistance can be reduced. Further, by using the conductive layer as a power source layer, the capacity of supply of power to an IC chip can be improved.
    Type: Application
    Filed: February 3, 2005
    Publication date: November 2, 2006
    Applicant: IBIDEN CO., LTD
    Inventors: Yasushi Inagaki, Katsuyuki Sano
  • Publication number: 20060244134
    Abstract: An IC chip for a high frequency region, particularly, a packaged substrate in which no malfunction or error occurs even if 3 GHz is exceeded. A conductive layer is formed at a thickness of 30 ?m on a core substrate and a conductive circuit on an interlayer resin insulation layer is formed at a thickness of 15 ?m. By thickening the conductive layer, the volume of the conductor itself can be increased thereby decreasing its resistance. Further, by using the conductive layer as a power source layer, the capacity of supply of power to an IC chip can be improved.
    Type: Application
    Filed: February 3, 2005
    Publication date: November 2, 2006
    Applicant: IBIDEN CO., LTD
    Inventors: Yasushi Inagaki, Katsuyuki Sano
  • Publication number: 20050236177
    Abstract: A package substrate free of malfunction or error even with an IC chip in a high frequency range, particularly an IC chip with a frequency exceeding 3 GHz, is provided. A conductor layer 34P on a core substrate 30 is formed to have a thickness of 30 ?m and a conductor circuit 58 on an interlayer resin insulating layer 50 is formed to have a thickness of 15 ?m. By making the conductor layer 34P thick, it is possible to increase a volume of the conductor itself and decrease resistance. Further, by employing the conductor layer 34 as a power supply layer, it is possible to improve a capability of supplying power to the IC chip.
    Type: Application
    Filed: March 24, 2003
    Publication date: October 27, 2005
    Applicant: Ibiden Co., Ltd
    Inventors: Yasushi Inagaki, Katsuyuki Sano