Patents by Inventor Yen-Hao Shih

Yen-Hao Shih has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 8374019
    Abstract: A memory device including programmable resistance memory cells, including electrically pre-stressed target memory cells. The pre-stressed target memory cells have one of a lower voltage transition threshold, a shorter duration set interval and a longer reset state retention characteristic. Biasing circuitry is included on the device configured to control the pre-stressing operations, and to apply read, set and reset operations that can be modified for the pre-stressed memory cells.
    Type: Grant
    Filed: January 5, 2011
    Date of Patent: February 12, 2013
    Assignee: Macronix International Co., Ltd.
    Inventors: Chao-I Wu, Yen-Hao Shih, Ming-Hsiu Lee
  • Patent number: 8363463
    Abstract: A phase change memory device with a memory element including a basis phase change material, such as a chalcogenide, and one or more additives, where the additive or additives have a non-constant concentration profile along an inter-electrode current path through a memory element. The use of “non-constant” concentration profiles for additives enables doping the different zones with different materials and concentrations, according to the different crystallographic, thermal and electrical conditions, and different phase transition conditions.
    Type: Grant
    Filed: March 23, 2010
    Date of Patent: January 29, 2013
    Assignees: Macronix International Co., Ltd., International Business Machines Corporation
    Inventors: Yen-Hao Shih, Huai-Yu Cheng, Chieh-Fang Chen, Chao-I Wu, Ming Hsiu Lee, Hsiang-Lan Lung, Matthew J. Breitwisch, Simone Raoux, Chung H Lam
  • Publication number: 20120326111
    Abstract: A phase change material comprises GexSbyTez, wherein a Ge atomic concentration x is within a range from 30% to 65%, a Sb atomic concentration y is within a range from 13% to 27% and a Te atomic concentration z is within a range from 20% to 45%. A Ge-rich family of such materials is also described. A memory device, suitable for integrated circuits, comprising such materials is described.
    Type: Application
    Filed: December 15, 2011
    Publication date: December 27, 2012
    Applicant: Macronix International Co., Ltd.
    Inventors: Huai-Yu Cheng, Hsiang-Lan Lung, Yen-Hao Shih
  • Patent number: 8324605
    Abstract: A method for manufacturing a memory device, and a resulting device, is described using silicon oxide doped chalcogenide material. A first electrode having a contact surface; a body of phase change memory material in a polycrystalline state including a portion in contact with the contact surface of the first electrode, and a second electrode in contact with the body of phase change material are formed. The process includes melting and cooling the phase change memory material one or more times within an active region in the body of phase change material without disturbing the polycrystalline state outside the active region. A mesh of silicon oxide in the active region with at least one domain of chalcogenide material results. Also, the grain size of the phase change material in the polycrystalline state outside the active region is small, resulting in a more uniform structure.
    Type: Grant
    Filed: October 2, 2008
    Date of Patent: December 4, 2012
    Assignees: Macronix International Co., Ltd., International Business Machines Corporation
    Inventors: Hsiang-Lan Lung, Chieh-Fang Chen, Yen-Hao Shih, Ming-Hsiu Lee, Matthew J. Breitwisch, Chung Hon Lam, Frieder H. Baumann, Philip Flaitz, Simone Raoux
  • Publication number: 20120231613
    Abstract: A 3D memory device includes an array of semiconductor body pillars and bit line pillars, dielectric charge trapping structures, and a plurality of levels of word line structures arranged orthogonally to the array of semiconductor body pillars and bit line pillars. The semiconductor body pillars have corresponding bit line pillars on opposing first and second sides, providing source and drain terminals. The semiconductor body pillars have first and second channel surfaces on opposing third and fourth sides. Dielectric charge trapping structures overlie the first and second channel surfaces, providing data storage sites on two sides of each semiconductor body pillar in each level of the 3D array. The device can be operated as a 3D AND-decoded flash memory.
    Type: Application
    Filed: May 21, 2012
    Publication date: September 13, 2012
    Applicant: Macronix International Co., Ltd.
    Inventors: HSIANG-LAN LUNG, YEN-HAO SHIH, ERH-KUN LAI, MING HSIU LEE, HANG-TING LUE
  • Patent number: 8238149
    Abstract: Phase change memory devices and methods for operating described herein are based on the discovery that, following an initial high current operation applied to a phase change memory cell to establish the high resistance reset state, the current-voltage (I-V) behavior of the memory cell under different bias voltages can be used to detect if the memory cell is a defect cell having poor data retention characteristics.
    Type: Grant
    Filed: March 2, 2010
    Date of Patent: August 7, 2012
    Assignees: Macronix International Co., Ltd., International Business Machines Corporation
    Inventors: Yen-Hao Shih, Ming-Hsiu Lee, Chao-I Wu, Hsiang-Lan Lung, Chung Hon Lam, Roger Cheek, Matthew J. Breitwisch, Bipin Rajendran
  • Publication number: 20120193595
    Abstract: A layer of phase change material with silicon or another semiconductor, or a silicon-based or other semiconductor-based additive, is formed using a composite sputter target including the silicon or other semiconductor, and the phase change material. The concentration of silicon or other semiconductor is more than five times greater than the specified concentration of silicon or other semiconductor in the layer being formed. For silicon-based additive in GST-type phase change materials, sputter target may comprise more than 40 at % silicon. Silicon-based or other semiconductor-based additives can be formed using the composite sputter target with a flow of reactive gases, such as oxygen or nitrogen, in the sputter chamber during the deposition.
    Type: Application
    Filed: March 30, 2011
    Publication date: August 2, 2012
    Applicants: International Business Machines Corporation, Macronix International Co., Ltd.
    Inventors: Huai-Yu Cheng, Chieh-Fang Chen, Hsiang-Lan Lung, Yen-Hao Shih, Simone Raoux, Matthew J. Breitwisch
  • Publication number: 20120170359
    Abstract: A memory device including programmable resistance memory cells, including electrically pre-stressed target memory cells. The pre-stressed target memory cells have one of a lower voltage transition threshold, a shorter duration set interval and a longer reset state retention characteristic. Biasing circuitry is included on the device configured to control the pre-stressing operations, and to apply read, set and reset operations that can be modified for the pre-stressed memory cells.
    Type: Application
    Filed: January 5, 2011
    Publication date: July 5, 2012
    Applicant: Macronix International Co., Ltd.
    Inventors: Chao-I Wu, Yen-Hao Shih, Ming-Hsiu Lee
  • Patent number: 8203187
    Abstract: A 3D memory device includes an array of semiconductor body pillars and bit line pillars, dielectric charge trapping structures, and a plurality of levels of word line structures arranged orthogonally to the array of semiconductor body pillars and bit line pillars. The semiconductor body pillars have corresponding bit line pillars on opposing first and second sides, providing source and drain terminals. The semiconductor body pillars have first and second channel surfaces on opposing third and fourth sides. Dielectric charge trapping structures overlie the first and second channel surfaces, providing data storage sites on two sides of each semiconductor body pillar in each level of the 3D array. The device can be operated as a 3D AND-decoded flash memory.
    Type: Grant
    Filed: February 12, 2010
    Date of Patent: June 19, 2012
    Assignee: Macronix International Co., Ltd.
    Inventors: Hsiang-Lan Lung, Yen-Hao Shih, Erh-Kun Lai, Ming Hsiu Lee, Hang-Ting Lue
  • Patent number: 8183618
    Abstract: A method for fabricating a charge trapping memory device includes providing a substrate; forming a first oxide layer on the substrate; forming a number of BD regions in the substrate; nitridizing the interface of the first oxide layer and the substrate via a process; forming a charge trapping layer on the first oxide layer; and forming a second oxide layer on the charge trapping layer.
    Type: Grant
    Filed: December 7, 2010
    Date of Patent: May 22, 2012
    Assignee: Macronix International Co., Ltd.
    Inventors: Yen-Hao Shih, Chi-Pin Lu, Jung-Yu Hsieh
  • Publication number: 20110317480
    Abstract: An integrated circuit phase change memory can be pre-coded by inducing a first resistance state in some cells and the memory, and a second resistance state and some other cells in the memory to represent a data set. The integrated circuit phase change memory is mounted on a substrate after coding the data set. After mounting the integrated circuit phase change memory, the data set is read by sensing the first and second resistance states, and changing cells in the first resistance state to a third resistance state and changing cells in the second resistance state to a fourth resistance state. The first and second resistance states maintain a sensing margin after solder bonding or other thermal cycling process. The third and fourth resistance states are characterized by the ability to cause a transition using higher speed and lower power, suitable for a mission function of a circuit.
    Type: Application
    Filed: June 25, 2010
    Publication date: December 29, 2011
    Applicant: Macronix International Co., Ltd,
    Inventors: HSIANG-LAN LUNG, Ming Hsiu Lee, Yen-Hao Shih, Tien-Yen Wang, Chao-I Wu
  • Patent number: 8084791
    Abstract: In a non-volatile memory structure, the source/drain regions are surrounded by a nitrogen-doped region. As a result, an interface between the substrate and the charge trapping layer above the nitrogen-doped region is passivated by a plurality of nitrogen atoms. The nitrogen atoms can improve data retention, and performance of cycled non-volatile memory devices.
    Type: Grant
    Filed: November 16, 2009
    Date of Patent: December 27, 2011
    Assignee: Macronix International Co., Ltd.
    Inventor: Yen-Hao Shih
  • Publication number: 20110286283
    Abstract: A 3D memory device is described which includes bottom and top memory cubes having respective arrays of vertical NAND string structures. A common source plane comprising a layer of conductive material is between the top and bottom memory cubes. The source plane is supplied a bias voltage such as ground, and is selectively coupled to an end of the vertical NAND string structures of the bottom and top memory cubes. Memory cells in a particular memory cube are read using current through the particular vertical NAND string between the source plane and a corresponding bit line coupled to another end of the particular vertical NAND string.
    Type: Application
    Filed: May 21, 2010
    Publication date: November 24, 2011
    Applicant: Macronix International Co., Ltd.
    Inventors: HSIANG-LAN LUNG, Hang-Ting Lue, Yen-Hao Shih, Erh-Kun Lai, Ming Hsiu Lee, Tien-Yen Wang
  • Patent number: 8064247
    Abstract: Memory devices described herein are programmed and erased by physical segregation of an electrically insulating layer out of a memory material to establish a high resistance state, and by re-absorption of at least a portion of the electrically insulating layer into the memory material to establish a low resistance state. The physical mechanism of programming and erasing includes movement of structure vacancies to form voids, and/or segregation of doping material and bulk material, to create the electrically insulating layer consisting of voids and/or dielectric doping material along an inter-electrode current path between electrodes.
    Type: Grant
    Filed: June 22, 2009
    Date of Patent: November 22, 2011
    Assignees: Macronix International Co., Ltd., International Business Machines Corporation
    Inventors: Ming-Hsiu Lee, Chieh-Fang Chen, Yen-Hao Shih, Yu Zhu
  • Patent number: 8059449
    Abstract: Memory devices are described herein along with method for operating the memory device. A memory cell as described herein includes a first electrode and a second electrode. The memory cell also comprises phase change material having first and second active regions arranged in series along an inter-electrode current path between the first and second electrode.
    Type: Grant
    Filed: March 4, 2010
    Date of Patent: November 15, 2011
    Assignee: Macronix International Co., Ltd.
    Inventors: Yen-Hao Shih, Chieh-Fang Chen, Hsiang-Lan Lung
  • Patent number: 8026136
    Abstract: Memory cells comprising: a semiconductor substrate having at least two source/drain regions separated by a channel region; a charge-trapping structure disposed above the channel region; and a gate disposed above the charge-trapping structure; wherein the charge-trapping structure comprises a bottom insulating layer, a first charge-trapping layer, and a second charge-trapping layer, wherein an interface between the bottom insulating layer and the substrate has a hydrogen concentration of less than about 3×1011/cm?2, and methods for forming such memory cells.
    Type: Grant
    Filed: December 26, 2007
    Date of Patent: September 27, 2011
    Assignee: MACRONIX International Co., Ltd.
    Inventors: Yen-Hao Shih, Min-Ta Wu, Shih-Chin Lee, Jung-Yu Hsieh, Erh-Kun Lai, Kuang Yeu Hsieh
  • Patent number: 8022465
    Abstract: Memory cells comprising: a semiconductor substrate having at least two source/drain regions separated by a channel region; a charge-trapping structure disposed above the channel region; and a gate disposed above the charge-trapping structure; wherein the charge-trapping structure comprises a bottom insulating layer, a first charge-trapping layer, and a second charge-trapping layer, wherein an interface between the bottom insulating layer and the substrate has a hydrogen concentration of less than about 3×1011/cm?2, and methods for forming such memory cells.
    Type: Grant
    Filed: November 15, 2005
    Date of Patent: September 20, 2011
    Assignee: Macronrix International Co., Ltd.
    Inventors: Yen-Hao Shih, Min-Ta Wu, Shin-Chin Lee, Jung-Yu Hsieh, Erh-Kun Lai, Kuang Yeu Hsieh
  • Patent number: 8022466
    Abstract: Memory cells including a semiconductor layer having at least two source/drain regions disposed below a surface of the semiconductor layer and separated by a channel region; a lower insulating layer disposed above the channel region; a charge storage layer disposed above the lower insulating layer; an upper insulating multi-layer structure disposed above the charge storage layer, wherein the upper insulating multi-layer structure comprises a polysilicon material layer interposed between a first dielectric layer and a second dielectric layer; and a gate disposed above the upper insulating multi-layer structure are described along with arrays thereof and methods of operation.
    Type: Grant
    Filed: October 27, 2006
    Date of Patent: September 20, 2011
    Assignee: Macronix International Co., Ltd.
    Inventors: Erh-Kun Lai, Yen-Hao Shih, Tzu-Hsuan Hsu, Shih-Chih Lee, Jung-Yu Hsieh, Kuang-Yeu Hsieh
  • Patent number: 7977227
    Abstract: A method of manufacturing a non-volatile semiconductor memory device includes forming a sub-gate without an additional mask. A low word-line resistance is formed by a metal silicide layer on a main gate of the memory device. In operation, application of a voltage to the sub-gate forms a transient state inversion layer that serves as a bit-line, so that no implantation is required to form the bit-line.
    Type: Grant
    Filed: July 9, 2008
    Date of Patent: July 12, 2011
    Assignee: Macronix International Co., Ltd.
    Inventors: Chiahua Ho, Yen-Hao Shih, Hang-Ting Lue, Erh-Kun Lai, Kuang Yeu Hsieh
  • Patent number: 7973366
    Abstract: Memory cells which include a semiconductor substrate having a source region and a drain region separated by a channel region; a charge-trapping structure disposed above the channel region of the semiconductor substrate; a first gate disposed above the charge-trapping structure and proximate to the source region; and a second gate disposed above the charge-trapping structure and proximate to the drain region; where the first gate and the second gate are separated by a first nanospace are provided, along with arrays including a plurality of such cells, methods of manufacturing such cells and methods of operating such cells.
    Type: Grant
    Filed: February 13, 2006
    Date of Patent: July 5, 2011
    Assignee: Macronix International Co., Ltd.
    Inventors: Chia-Hua Ho, Hang-Ting Lue, Yen-Hao Shih, Erh-Kun Lai, Kuang-Yeu Hsieh