Patents by Inventor Yong Tae An

Yong Tae An has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20220327073
    Abstract: A device may include a lane group, a command queue, and a link manager. The lane group may include a first lane and at least one or more second lanes to form a link for communicating with a host. The command queue may store commands for at least one direct memory access (DMA) device, the commands generated based on a request of the host. The link manager may, in response to detecting an event that an amount of the commands stored in the command queue being less than or equal to a reference value, change an operation mode from a first power mode to a second power mode in which power consumption is less than that of the first power mode, deactivate the at least one or more second lanes, and provide a second operation clock lower than a first operation clock to the at least one DMA device.
    Type: Application
    Filed: November 9, 2021
    Publication date: October 13, 2022
    Inventor: Yong Tae JEON
  • Publication number: 20220326855
    Abstract: An electronic device, and more particularly, a Peripheral Component Interconnect Express (PCIe) interface device is provided. The PCIe interface device includes a root complex configured to support a PCIe port which is a root port that could be coupled to an input/output (I/O) device, a plurality of endpoints each coupled to the root complex through a link, and a Redundant Array of Independent Disks (RAID) controller configured to control RAID-coupling of a plurality of storage devices that are respectively coupled to the plurality of endpoints, wherein the RAID controller requests a host to allocate a capacity to each function in the plurality of disks based on a reference capacity.
    Type: Application
    Filed: September 22, 2021
    Publication date: October 13, 2022
    Inventor: Yong Tae JEON
  • Publication number: 20220327074
    Abstract: The present technology relates to an electronic device. A computing system may include a host and a peripheral component interconnect express (PCIe) device connected the host through a link. The host comprises a host memory and a storage device driver. The host memory may store information on a first target command to be executed in the PCIe device. The storage device driver may provide the first target command to the host memory and a notification message indicating that the first target command is stored in the host memory to the PCIe device. The PCIe device may request the host memory to register an address of the host memory in which a second target command to be executed in the PCIe device is stored through a preset protocol.
    Type: Application
    Filed: March 29, 2022
    Publication date: October 13, 2022
    Inventors: Yong Tae JEON, Ji Woon YANG
  • Patent number: 11467909
    Abstract: A Peripheral Component Interconnect Express (PCIe) interface device coupled to an external device through a link including a plurality of lanes according to the present disclosure includes an EQ controller controlling the PCIe interface device to perform an equalization operation for determining a transmitter or receiver setting of each of the plurality of lanes, and an EQ information storage storing log information indicating a number of equalization operation attempts with respect to each of a plurality of EQ coefficients and storing error information about an error occurring in an LO state with respect to each of the plurality of EQ coefficients, which includes a transmitter coefficient or a receiver coefficient, wherein the EQ controller determines a final EQ coefficient using the log information and the error information.
    Type: Grant
    Filed: October 21, 2021
    Date of Patent: October 11, 2022
    Assignee: SK hynix Inc.
    Inventors: Yong Tae Jeon, Dae Sik Park
  • Publication number: 20220318180
    Abstract: Devices for performing communications are disclosed. In some implementations, a device includes: an upstream port for receiving data from or transmitting data to one or more external devices located on an upstream path through a link including a plurality of lanes; a lane margining controller coupled to the upstream port and for transmitting, via the upstream port, to the one or more external devices, a margin command for requesting a lane margining operation to acquire margin status information to indicate a margin of each of the plurality of lanes, and controlling the upstream port to receive the margin status information from the external devices; and a port setting controller coupled to be in communication with the upstream port to receive the margin status information and for determining a setting of the upstream port based on the margin status information.
    Type: Application
    Filed: June 17, 2021
    Publication date: October 6, 2022
    Inventors: Yong Tae JEON, Dae Sik PARK, Seung Duk CHO
  • Publication number: 20220318094
    Abstract: A device is provided to include: a transceiver configured to transmit and receive data; and a skip ordered set (SKP OS) control logic in communication with the transceiver and configured to generate an SKP OS and control the transceiver to transmit the SKP OS and a data block to a link connecting to an external device and including a plurality of lanes. The SKP OS control logic is configured to increase or decrease transmission interval of the SKP OS based on a transmission history of the SKP OS, in response to an entry of the link to a recovery state that is used to recover the link from an error.
    Type: Application
    Filed: June 17, 2021
    Publication date: October 6, 2022
    Inventors: Yong Tae JEON, Dae Sik PARK, Jae Young JANG
  • Publication number: 20220317899
    Abstract: A storage system includes a master storage device for storing data based on a RAID level determined by a host, a slave storage device for storing the data according to a command distributed from the master storage device, and a controller hub for coupling the slave storage device to the master storage device, wherein the master storage device is further configured to transfer the command to the slave storage device through the controller hub when the master storage device receives a command processing request from the host, transmit a complete queue (CQ) to the host when operations of the master storage device and the slave storage device are completed in response to the command processing request, and request a host to allocate a capacity to each function in the master storage device and the at least one of the plurality of slave storage devices based on a reference capacity.
    Type: Application
    Filed: January 12, 2022
    Publication date: October 6, 2022
    Inventor: Yong Tae JEON
  • Publication number: 20220318091
    Abstract: A storage system is provided. The storage system includes a master storage device configured to store data based on a RAID level determined by a host, a slave storage device configured to store the data according to a command distributed from the master storage device, and a controller hub configured to couple the slave storage device to the master storage device, wherein the master storage device is further configured to transfer the command to the slave storage device through the controller hub when the master storage device receives a command processing request from the host, and transmit a complete queue (CQ) to the host when operations of the master storage device and the slave storage device are completed in response to the command processing request.
    Type: Application
    Filed: September 23, 2021
    Publication date: October 6, 2022
    Inventor: Yong Tae JEON
  • Publication number: 20220320377
    Abstract: A display device includes: a first electrode and a second electrode that are spaced apart from each other; a light emitting element between the first electrode and the second electrode; a first connecting electrode contacting the first electrode and a first end of the light emitting element; a second connecting electrode contacting the second electrode and a second end of the light emitting element; a first insulating pattern between the first connecting electrode and the second connecting electrode above the light emitting element; and a second insulating pattern including first inorganic layers and second inorganic layers that are alternately stacked with each other between the first connecting electrode and the second connecting electrode above the first insulating pattern.
    Type: Application
    Filed: March 17, 2022
    Publication date: October 6, 2022
    Inventors: Jeong Su PARK, Hyun KIM, Myeong Hun SONG, Jeong Kook WANG, Jong Chan LEE, Yong Tae CHO
  • Patent number: 11463683
    Abstract: The present invention relates to a power and video redundancy system for a display system of a smartboard. More particularly, the present invention relates to a power and video redundancy system applied to a smartboard display system which minimizes the user's inconvenience due to the failure or damage of components and enables the manager to repair or change the parts without the user being aware of the loss or damage.
    Type: Grant
    Filed: August 19, 2021
    Date of Patent: October 4, 2022
    Assignee: HYUNDAI IT CO., LTD.
    Inventors: Yong Tae Kim, Yong Seog Kim
  • Publication number: 20220309021
    Abstract: Provided are a Peripheral Component Interconnect Express (PCIe) interface device and a method of operating the same. The PCIe interface device includes a first buffer, a second buffer, and a buffer controller. The first buffer may be configured to store a plurality of first transaction layer packets received from multiple functions. The second buffer may be configured to store a plurality of second transaction layer packets received from the multiple functions. The buffer controller may be configured to, when a first buffer of a switch is full, realign an order in which the plurality of second transaction layer packets are to be output from the second buffer to the switch, based on IDs of the plurality of second transaction layer packets.
    Type: Application
    Filed: September 3, 2021
    Publication date: September 29, 2022
    Inventor: Yong Tae JEON
  • Publication number: 20220311590
    Abstract: Interface devices and systems that include interface devices are disclosed. In some implementations, a device includes a transceiver configured to transmit and receive data, a lane margining controller in communication with the transceiver and configured to control the transceiver to transmit, through a margin command, to an external device, a request for requesting a state of an elastic buffer of the external device, and control the transceiver to receive the state of the elastic buffer of from the external device, and a port setting controller adjust a clock frequency range of a spread spectrum clocking scheme based on the state of the elastic buffer.
    Type: Application
    Filed: June 14, 2022
    Publication date: September 29, 2022
    Inventors: Yong Tae JEON, Dae Sik PARK, Jae Young JANG, Byung Cheol KANG, Seung Duk CHO
  • Publication number: 20220309014
    Abstract: Provided are a Peripheral Component Interconnect Express (PCIe) interface device and a method of operating the same. The PCIe interface device may include a performance analyzer and a traffic class controller. The performance analyzer may be configured to measure throughputs of multiple functions executed on one or more Direct Memory Access (DMA) devices. The traffic class controller may be configured to allocate traffic class values to transaction layer packets received from the multiple functions based on the throughputs of the multiple functions.
    Type: Application
    Filed: September 3, 2021
    Publication date: September 29, 2022
    Inventors: Yong Tae Jeon, Ji Woon Yang, Sang Hyun Yoon, Se Hyeon Han
  • Patent number: 11455120
    Abstract: A memory system may include: a memory device comprising a plurality of channels, a plurality of dies coupled to the respective channels, and a plurality of super blocks; and a controller suitable for controlling the memory device, wherein the controller includes: a detector suitable for searching for a first available reserved block in a first die, when a bad block has occurred in the first die which is coupled to a first channel and belongs to a first super block group, and searching for a second available reserved block in a second die which is coupled to the first channel and belongs to a second super block group when the first available reserved block is not present in the first die; and an assignor suitable for replacing the bad block with the second available reserved block when the second available reserved block is present.
    Type: Grant
    Filed: October 1, 2020
    Date of Patent: September 27, 2022
    Assignee: SK hynix Inc.
    Inventors: Duck-Hoi Koo, Yong-Tae Kim
  • Publication number: 20220298113
    Abstract: The present specification discloses a novel benzyloxy pyridine derivative compound represented by Chemical Formula 1, a salt thereof, a stereoisomer thereof, a hydrate thereof, or a solvate thereof, and novel uses thereof. The uses comprise the uses in the preparation of a composition for activating autophagy, a composition for activating p62 protein, a composition for inducing oligomerization of p62 protein, or a composition for ameliorating, preventing or treating a disease caused by misfolded protein.
    Type: Application
    Filed: March 18, 2022
    Publication date: September 22, 2022
    Applicants: AUTOTAC INC., SEOUL NATIONAL UNIVERSITY R&DB FOUNDATION
    Inventors: Yong Tae KWON, Hyun Tae KIM, Jeong Eun NA, Chang Hoon JI, Chang An JUNG
  • Publication number: 20220300448
    Abstract: A PCIe device and a method of operating the same are provided. The PCIe device may include a throughput calculator configured to calculate a throughput of each of a plurality of functions, a throughput analysis information generator configured to generate throughput analysis information indicating a result of a comparison between a throughput limit and the calculated throughput, a delay time information generator configured to generate a delay time for delaying a command fetch operation for each function based on the throughput analysis information, a command lookup table storage configured to store command-related information and a delay time of a function corresponding to a target command, the command-related information including information related to the target command to be fetched from a host, and a command fetcher configured to fetch the target command based on the command-related information and the delay time of the corresponding function.
    Type: Application
    Filed: September 3, 2021
    Publication date: September 22, 2022
    Inventor: Yong Tae JEON
  • Publication number: 20220300442
    Abstract: Provided are a Peripheral Component Interconnect Express (PCIe) device and a method of operating the same. The PCIe device may include a performance analyzer, a delay time information generato and a command fetcher. The performance analyzer may measure throughputs of a plurality of functions, and generate throughput analysis information indicating a comparison result between the throughputs of the plurality of functions and throughput limits corresponding to the plurality of functions. The delay time information generator may generate a delay time for delaying a command fetch operation for each of the plurality of functions based on the throughput analysis information. The command fetcher may fetch a target command from a host based on a delay time of a function corresponding to the target command.
    Type: Application
    Filed: January 3, 2022
    Publication date: September 22, 2022
    Inventors: Yong Tae JEON, Ji Woon YANG, Sang Hyun YOON, Se Hyeon HAN
  • Patent number: 11450535
    Abstract: A semiconductor package comprising a fan-out structure and a manufacturing method therefor are disclosed. A semiconductor package according to an embodiment of the present invention comprises: a wiring unit comprising an insulation layer and a wiring layer; a semiconductor chip mounted on the wiring unit and coupled to the wiring layer by flip-chip bonding; a filling member for filling a gap between the semiconductor chip and the wiring unit; and a film member for performing coating so as to cover one surface of each of the semiconductor chip, the filling member, and the wiring unit.
    Type: Grant
    Filed: April 3, 2017
    Date of Patent: September 20, 2022
    Assignee: NEPES CO., LTD.
    Inventors: Yong-Tae Kwon, Jun-Kyu Lee, Si Woo Lim, Dong-Hoon Oh, Jun-Sung Ma, Tae-Won Kim
  • Patent number: 11450788
    Abstract: In an embodiment, disclosed is a semiconductor device comprising: a semiconductor structure which comprises a first conductive semiconductor layer, a second conductive semiconductor layer, and an active layer disposed between the first conductive semiconductor layer and the second conductive semiconductor layer; a first electrode which is electrically connected to the first conductive semiconductor layer; and a second electrode which is electrically connected to the second conductive semiconductor layer, wherein an area ratio between an area of an upper surface of the second conductive semiconductor layer and an area of an outer surface of the active layer is 1:0.0005 to 1:0.01.
    Type: Grant
    Filed: March 22, 2019
    Date of Patent: September 20, 2022
    Assignee: LG INNOTEK CO., LTD.
    Inventors: Yong Tae Moon, Ji Hyung Moon, Sang Youl Lee
  • Patent number: 11437013
    Abstract: The present invention relates to an ultra-thin acoustic lens for subwavelength focusing in a megasonic range and a design method thereof. More particularly, the present invention relates to a super-oscillatory planar ultra-thin acoustic lens for subwavelength focusing in the megasonic range, which includes a plurality of concentric regions arranged in a concentric shape with reference to the center point, wherein the concentric regions include a plurality acoustic insulation region for insulating incident acoustic waves, and a plurality of transmission regions for transmitting acoustic waves, the acoustic insulation regions and the transmission regions being formed alternatively in a radial direction from the center point so as to focus incident acoustic wave energy onto a subwavelength region.
    Type: Grant
    Filed: May 30, 2018
    Date of Patent: September 6, 2022
    Assignee: Korea Research Institute of Standard and Science
    Inventors: Jae-yub Hyun, Yong-tae Kim, Il Doh, Bong-young Ahn, Kyung-min Baik, Se-hwa Kim