Patents by Inventor Young-Soo Sohn

Young-Soo Sohn has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20140140153
    Abstract: A repair control circuit of controlling a repair operation of a semiconductor memory device includes a row matching block and a column matching block. The row matching block stores fail group information indicating one or more fail row groups among a plurality of row groups. The row groups are determined by grouping a plurality of row addresses corresponding to a plurality of wordlines. The row matching block generates a group match signal based on input row address and the fail group information, such that the group match signal indicates the fail row group including the input row address. The column matching block stores fail column addresses of the fail memory cells, and generates a repair control signal based on input column address, the group match signal and the fail column addresses, such that the repair control signal indicates whether the repair operation is executed or not.
    Type: Application
    Filed: March 14, 2013
    Publication date: May 22, 2014
    Inventors: Jong-Pil SON, Jae-Sung KIM, Uk-Song KANG, Young-Soo SOHN
  • Publication number: 20140108716
    Abstract: A dynamic random access memory (DRAM) includes a memory cell array, a data input/output circuit, and a data randomizer configured to randomize data to be stored in the memory cell array. The data randomizer includes an encoder configured to generate write data by encoding input data received from the data input/output circuit using a randomization code and to output the write data to the memory cell array. The data randomizer further includes a decoder configured to generate output data by decoding read data received from the memory cell array using the randomization code and to output the output data to the data input/output circuit.
    Type: Application
    Filed: October 15, 2013
    Publication date: April 17, 2014
    Applicant: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: SEUNG JUN BAE, YOUNG SOO SOHN, JIN SEOK KWAK, JUNG BAE LEE
  • Publication number: 20140089574
    Abstract: A semiconductor memory device storing memory characteristic information, a memory module including the semiconductor memory device, a memory system, and an operating method of the semiconductor memory device. The semiconductor memory device may include a cell array including a plurality of areas; a command decoder configured to decode a command and generate an internal command; and an information storage unit configured to store characteristic information of at least one of the plurality of areas. When a first command and a first row address accompanying the first command are received, characteristic information of an area corresponding to the first row address is provided to an outside.
    Type: Application
    Filed: September 5, 2013
    Publication date: March 27, 2014
    Applicant: Samsung Electronics Co., Ltd.
    Inventors: Young-Soo SOHN, Dae-Hyun KIM, Seung-Jun BAE, Tae-young OH, Woo-jin LEE
  • Patent number: 8654593
    Abstract: A stacked semiconductor memory device according to the inventive concepts may include a plurality of memory chips stacked above a processor chip, a plurality of TSVs, and I/O buffers. The TSVs may pass through the memory chips and are connected to the processor chip. I/O buffers may be coupled between all or part of the memory chips and the TSVs and may be selectively activated on the basis of defective states of the TSVs.
    Type: Grant
    Filed: April 13, 2011
    Date of Patent: February 18, 2014
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Tae-Young Oh, Kwang-Il Park, Yun-Seok Yang, Young-Soo Sohn, Si-Hong Kim, Seung-Jun Bae
  • Patent number: 8649238
    Abstract: A semiconductor memory device includes a memory cell array, an address control unit and a logic circuit. The memory cell array includes a plurality of banks which are divided into a first bank block and a second bank block. The address control unit accesses the memory cell array. The logic circuit controls the address control unit based on a command and an address signal such that the first and second bank blocks commonly operate in a first operation mode, and the first and second bank blocks individually operate in a second operation mode.
    Type: Grant
    Filed: April 1, 2011
    Date of Patent: February 11, 2014
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Dong-Min Kim, Young-Soo Sohn, Seung-Jun Bae, Kwang-Il Park
  • Patent number: 8645790
    Abstract: A data processing device for transmitting a first data includes a data generator configured to provide the first data, a cyclic redundancy check (CRC) generator configured to generate a CRC information having at least one bit whose binary value is modified in response to a toggle information, and a data transmitter configured to combine the CRC information and the first data as a combined data and output the combined data in serial. A data processing method for transmitting a first data includes a step of generating a first data, a step of generating cyclic redundancy check (CRC) information having at least one bit whose binary value is modified in response to a toggle information, and a step of generating a combined data by combining the generated CRC information and the first data as a combined data and outputting the combined data in serial.
    Type: Grant
    Filed: September 21, 2011
    Date of Patent: February 4, 2014
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Jin-il Lee, Dong-min Kim, Young-soo Sohn, Kwang-il Park
  • Publication number: 20140032826
    Abstract: A method of training a memory device included in a memory system is provided. The method includes testing memory core parameters for a memory core of the memory device during a booting-up sequence of the memory system; determining trimmed memory core parameters based on the test results; storing the determined trimmed memory core parameters; and applying the trimmed memory core parameter to the memory device during a normal operation of the memory device.
    Type: Application
    Filed: July 12, 2013
    Publication date: January 30, 2014
    Inventors: Woo-Jin LEE, Dae-Hyun KIM, Seung-Jun BAE, Young-Soo SOHN, Tae-Young OH
  • Publication number: 20140019833
    Abstract: A memory system includes a memory controller and a memory device. The memory device exchanges data through a first channel with the memory controller, exchanges a first cyclic redundancy check (CRC) code associated with the data through a second channel with the memory controller, and receives a command/address packet including a second CRC code associated with a command/address from the memory controller through a third channel.
    Type: Application
    Filed: September 19, 2013
    Publication date: January 16, 2014
    Inventors: Seung-Jun Bae, Kwang-II Park, Young-Soo Sohn, Young-Hyun Jun, Joo-Sun Choi, Tae-Young Oh
  • Patent number: 8631266
    Abstract: A method of tuning a phase of a clock signal includes performing data training on a plurality of data pins through which data are input and output, in synchronization with a data clock signal; determining one of the data pins to be a representative pin; performing clock and data recovery (CDR) on read data of the representative pin; and adjusting a phase of the data clock signal based on the CDR.
    Type: Grant
    Filed: March 17, 2011
    Date of Patent: January 14, 2014
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Ho-Seok Seol, Young-Soo Sohn, Dong-Min Kim, Kwang-Il Park, Seung-Jun Bae
  • Publication number: 20140013183
    Abstract: An error correction apparatus includes an error correction circuit configured to selectively perform error correction on a portion of data that is at least one of written to and read from a plurality of memory cells of a memory device. The portion of data is at least one of written to and read from a subset of the plurality of memory cells, and the subset includes only fail cells among the plurality of memory cells. The error correction apparatus further includes a fail address storage circuit configured to store address information for the fail cells.
    Type: Application
    Filed: June 11, 2013
    Publication date: January 9, 2014
    Inventors: Young-Soo SOHN, Chul-Woo PARK, Jong-Pil SON, Jung-bae LEE
  • Publication number: 20130314450
    Abstract: A display device prevents breakage due to overheating of a data driver and a signal controller. The display device includes a display panel including a plurality of gate lines, a plurality of data lines and pixels connected to the gate lines and the data lines. A gate driver supplies a gate signal to the gate lines. A data driver supplies a data signal to the data lines. A signal controller controls the gate signal and the data signal. The signal controller includes a data converter converting a gray value of image data when a difference in the gray value of the image data of two adjacent pixels connected to the same data line among the plurality of data lines is greater than or equal to a first threshold value.
    Type: Application
    Filed: October 4, 2012
    Publication date: November 28, 2013
    Applicant: SAMSUNG DISPLAY CO., LTD.
    Inventors: YOUNG-SOO SOHN, Seok Hwan Roh, Jae Hyoung Park
  • Patent number: 8593901
    Abstract: Embodiments may be directed to a method of operating a semiconductor device, the method including receiving a first write training command, receiving a first write data responsive to the first write training command through a first data line, and transmitting the first write data through a second data line. Transmitting the first write data is performed without an additional training command.
    Type: Grant
    Filed: April 23, 2013
    Date of Patent: November 26, 2013
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Tae-Young Oh, Young-Soo Sohn, Seung-Jun Bae, Kwang-Il Park
  • Publication number: 20130235683
    Abstract: Embodiments may be directed to a method of operating a semiconductor device, the method including receiving a first write training command, receiving a first write data responsive to the first write training command through a first data line, and transmitting the first write data through a second data line. Transmitting the first write data is performed without an additional training command.
    Type: Application
    Filed: April 23, 2013
    Publication date: September 12, 2013
    Inventors: Tae-Young OH, Young-Soo SOHN, Seung-Jun BAE, Kwang-Il PARK
  • Patent number: 8531898
    Abstract: An on-die termination circuit includes a termination resistor unit connected to an external pin, and a termination control unit connected to the termination resistor unit. The termination resistor unit provides termination impedance to a transmission line connected to the external pin. The termination control unit varies the termination impedance in response to a plurality of bits of strength code associated with a data rate.
    Type: Grant
    Filed: March 15, 2011
    Date of Patent: September 10, 2013
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Ho-Seok Seol, Young-Soo Sohn, Dong-Min Kim, Jin-Il Lee, Kwang-Il Park, Seung-Jun Bae, Sang-Hyup Kwak
  • Publication number: 20130163355
    Abstract: A memory device including: a memory cell array including normal memory cells and spare memory cells arranged in rows and columns including normal columns including the normal memory cells and at least one spare column including spare memory cells, a segment match determining circuit configured to compare a segment address with row address information corresponding to a failed segment and to generate a load control signal, and a column match determining circuit configured to compare column address information corresponding to a failed column in response to the load control signal with a column address and to generate a column address replacement control signal, wherein the memory cells connected to fail columns of the fail segment are replaced with memory cells connected to columns of the spare memory cells in response to the column address replacement control signal.
    Type: Application
    Filed: September 12, 2012
    Publication date: June 27, 2013
    Inventors: Jong-pil Son, Young-soo Sohn
  • Publication number: 20130117602
    Abstract: In one embodiment, the memory device includes a memory cell array having at least a first memory cell group, a second memory cell group and a redundancy memory cell group. The first memory cell group includes a plurality of first memory cells associated with a first data line, the second memory cell group includes a plurality of second memory cells associated with a second data line, and the redundancy memory cell group includes a plurality of redundancy memory cells associated with a redundancy data line. A data line selection circuit is configured to provide a data path between an input/output node and one of the first data line, the second data and the redundancy data line.
    Type: Application
    Filed: November 7, 2012
    Publication date: May 9, 2013
    Inventors: Su-a KIM, Young-soo SOHN, Dae-hyun KIM
  • Patent number: 8437216
    Abstract: Embodiments may be directed to a method of operating a semiconductor device, the method including receiving a first write training command, receiving a first write data responsive to the first write training command through a first data line, and transmitting the first write data through a second data line. Transmitting the first write data is performed without an additional training command.
    Type: Grant
    Filed: October 11, 2011
    Date of Patent: May 7, 2013
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Tae-Young Oh, Young-Soo Sohn, Seung-Jun Bae, Kwang-Il Park
  • Patent number: 8254184
    Abstract: A semiconductor memory device includes a latency controller which provides a power-saving effect. The latency controller includes a first-in first-out (FIFO) register. After a read command is applied, when a precharge command or power-down command is applied, the latency controller outputs a latency signal corresponding to the applied read command and blocks application of sampling and transmission clock signals to the FIFO register.
    Type: Grant
    Filed: June 22, 2010
    Date of Patent: August 28, 2012
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Young-Soo Sohn, Jeong-Don Lim, Kwang-Il Park
  • Patent number: 8254201
    Abstract: A semiconductor memory device includes a memory cell array, a controller, and a data input/output (I/O) unit. The memory cell array includes a plurality of memory cells and is configured to store data. The controller is configured to enable a write clock signal in response to an active command when a write latency of the semiconductor device is less than a reference write latency and disable the write clock signal during a disabling period in which read data is output from the semiconductor device. The data I/O unit is configured to receive data in response to the write clock signal and output the data to the memory cell array.
    Type: Grant
    Filed: June 10, 2010
    Date of Patent: August 28, 2012
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Young-Soo Sohn, Kwang-Il Park, Kyoung-Ho Kim, Seung-Jun Bae
  • Patent number: 8189403
    Abstract: A high speed linear differential amplifier (HSLDA) having automatic gain adjustment to maximize linearity regardless of manufacturing process, changes in temperature, or swing width change of the input signal. The HSLDA comprises a differential amplifier, and a control signal generator including a replica differential amplifier, a reference voltage generator, and a comparator. The comparator outputs a control signal that automatically adjusts the gain of the high speed linear differential amplifier and of the replica differential amplifier. The replica differential amplifier receives predetermined complementary voltages as input signals and outputs a replica output signal to the comparator. The reference voltage generator outputs a voltage to the comparator at which linearity of the output signal of the differential amplifier is maximized. The control signal equalizes the voltage level of the replica output signal and the reference voltage, and controls the gain of the differential amplifier.
    Type: Grant
    Filed: June 17, 2010
    Date of Patent: May 29, 2012
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Young-Soo Sohn, Jeong-Don Lim, Kwang-Il Park