Patents by Inventor Young-Woo Park

Young-Woo Park has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 9634024
    Abstract: A semiconductor device is provided. Word lines are formed on a substrate. An air gap is interposed between two adjacent word lines. A channel structure penetrates through the word lines and the air gap. A memory cell is interposed between each word line and the channel structure. The memory cell includes a blocking pattern, a charge trap pattern and a tunneling insulating pattern. The blocking pattern conformally covers a top surface, a bottom surface, and a first side surface of each word line. The first side surface is adjacent to the channel structure. The charge trap pattern is interposed only between the first side surface and the channel structure.
    Type: Grant
    Filed: March 9, 2015
    Date of Patent: April 25, 2017
    Assignee: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Kohji Kanamori, Chung-Jin Kim, Young-Woo Park, Jae-Goo Lee, Jae-Duk Lee, Moo-Rym Choi
  • Patent number: 9620574
    Abstract: An organic light emitting diode display includes a substrate, a semiconductor disposed on the substrate that includes a channel for each of a plurality of transistors and doping regions formed at both sides of each channel; a gate insulating layer disposed on the semiconductor that includes an insulating layer opening through which the doping regions of two different transistors are exposed; a gate electrode disposed on the gate insulating layer that overlaps each channel; an interlayer insulating layer disposed on the gate electrode that includes a first and second contact holes through which the doping regions exposed within the insulating layer opening are each exposed; and data wirings disposed on the interlayer insulating layer that are each connected to the doping regions. The interlayer insulating layer includes an organic layer, and the first and second contact holes each include a first side wall positioned within the insulating layer opening.
    Type: Grant
    Filed: December 11, 2015
    Date of Patent: April 11, 2017
    Assignee: SAMSUNG DISPLAY CO., LTD.
    Inventors: Wang Woo Lee, Young Woo Park, Se Wan Son, Min Woo Woo
  • Patent number: 9620511
    Abstract: A vertical semiconductor device includes a channel structure extending from a substrate in a first direction perpendicular to an upper surface of the substrate, and a ground selection line, word lines, and a string selection line sequentially formed on a side surface of the channel structure in the first direction to be separated from one another. The channel structure includes a protruding region formed in a side wall portion of the channel structure between the ground selection line and the upper surface of the substrate, the protruding region protruding in a horizontal direction perpendicular to the first direction.
    Type: Grant
    Filed: May 2, 2014
    Date of Patent: April 11, 2017
    Assignee: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Jae-goo Lee, Young-woo Park, Jin-taek Park
  • Patent number: 9617304
    Abstract: The present invention relates to a novel endocytic motif, and in particular, to a fusion polypeptide including the motif represented by an amino acid sequence of SEQ ID NO. 1 and a protein transduction domain, a pharmaceutical composition for preventing or treating cancer including the same, and a method for treating cancer including the step of administering the composition. The present invention shows the effects of suppressing metastasis, infiltration, angiogenesis, and growth of cancer by specifically inhibiting c-Met endocytosis and effectively inhibiting HGF/c-Met signaling pathway associated with metastasis and growth of various types of cancer cells. Therefore, the present invention can be applied to an anticancer agent for various types of cancer.
    Type: Grant
    Filed: March 2, 2012
    Date of Patent: April 11, 2017
    Assignee: Korea Research Institute Of Bioscience And Biotechnology
    Inventors: Young Woo Park, Ki Won Jo, Kyu Won Cho, Ji Hyun Park, Soon Sil Hyun, Yun Jung Park
  • Publication number: 20170092651
    Abstract: A non-volatile memory device is provided. The non-volatile memory device includes a channel structure that is located on a substrate and extends perpendicularly to the substrate, a conductive pattern that extends perpendicularly to the substrate and is spaced apart from the channel structure, an electrode structure that is located between the channel structure and the conductive pattern, and comprises a plurality of gate patterns and a plurality of insulation patterns that are alternately laminated. An insulating layer that contacts with a top surface of the conductive pattern is formed along side surfaces of the electrode structure. The top surface of the conductive pattern is formed to be lower than the top surface of the channel structure.
    Type: Application
    Filed: September 14, 2016
    Publication date: March 30, 2017
    Inventors: Jong-Won KIM, Chang-Seok KANG, Young-Woo PARK, Jae-Goo LEE, Jae-Duk LEE
  • Publication number: 20170069637
    Abstract: A nonvolatile memory device includes a conductive line disposed on a substrate and vertically extended from the substrate, a first channel layer disposed on the substrate and vertically extended from the substrate, wherein the first channel layer is spaced apart from the conductive line, a second channel layer vertically extended from the substrate, wherein the second channel layer is disposed between the first channel layer and the conductive line, a first gate electrode disposed between the conductive line and the second channel layer, wherein the first gate electrode includes a first portion having a first thickness and a second portion having a second thickness that is different from the first thickness, and a second gate electrode disposed between the first channel layer and the second channel layer, wherein the second gate electrode has the second thickness.
    Type: Application
    Filed: August 30, 2016
    Publication date: March 9, 2017
    Inventors: YONG-HOON SON, JONG-WON KIM, CHANG-SEOK KANG, YOUNG-WOO PARK, JAE-DUK LEE, KYUNG-HYUN KIM, BYEONG-JU KIM, PHIL-OUK NAM, KWANG-CHUL PARK, YEON-SIL SOHN, JIN-I LEE, WON-BONG JUNG
  • Publication number: 20170062468
    Abstract: A non-volatile memory device having a vertical structure includes: a first interlayer insulating layer on a substrate; a first gate electrode disposed on the first interlayer insulating layer; second interlayer insulating layers and second gate electrodes alternately stacked on the first gate electrode; an opening portion penetrating the first gate electrode, the second interlayer insulating layers, and the second gate electrodes and exposing the first interlayer insulating layer; a gate dielectric layer covering side walls and a bottom surface of the opening portion; and a channel region formed on the gate dielectric layer, and penetrating a bottom surface of the gate dielectric layer and the first interlayer insulating layer and thus electrically connected to the substrate, wherein a separation distance between side walls of the gate dielectric layer in a region which contacts the first gate electrode is greater than that in a region which contacts any one of the second gate electrodes.
    Type: Application
    Filed: June 22, 2016
    Publication date: March 2, 2017
    Inventors: YOUNG-HWAN SON, YOUNG-WOO PARK, JAE-DUK LEE
  • Patent number: 9577115
    Abstract: A semiconductor device has an isolation layer pattern, a plurality of gate structures, and a first insulation layer pattern. The isolation layer pattern is formed on a substrate and has a recess thereon. The gate structures are spaced apart from each other on the substrate and the isolation layer pattern. The first insulation layer pattern is formed on the substrate and covers the gate structures and an inner wall of the recess. The first insulation layer pattern has a first air gap therein.
    Type: Grant
    Filed: August 1, 2011
    Date of Patent: February 21, 2017
    Assignee: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Byung-Kyu Cho, Chang-Hyun Lee, Young-Woo Park
  • Publication number: 20170047344
    Abstract: A semiconductor device includes a lower insulation layer, a plurality of base layer patterns separated from each other on the lower insulation layer, a separation layer pattern between the base layer patterns, a plurality of channels extending in a vertical direction with respect to top surfaces of the base layer patterns, and a plurality of gate lines surrounding outer sidewalls of the channels, being stacked in the vertical direction and spaced apart from each other.
    Type: Application
    Filed: October 26, 2016
    Publication date: February 16, 2017
    Inventors: Jae-Duk LEE, Young-Woo PARK
  • Publication number: 20170040337
    Abstract: A memory device includes a plurality of channel regions that each extend in a direction perpendicular to an upper surface of a substrate, a plurality of gate electrode layers and a plurality of insulating layers stacked on the substrate adjacent the channel regions, each of the gate electrodes extending different lengths, and a plurality of dummy channel regions adjacent first ends of the plurality of gate electrode layers, wherein the substrate includes a substrate insulating layer formed below the plurality of dummy channel regions.
    Type: Application
    Filed: January 5, 2016
    Publication date: February 9, 2017
    Inventors: Jong Won KIM, Seung Hyun LIM, Chang Seok KANG, Young Woo PARK, Dae Hoon BAE, Dong Seog EUN, Woo Sung LEE, Jae Duk LEE, Jae Woo LIM, HanMei CHOI
  • Patent number: 9564519
    Abstract: There is provided a method of manufacturing a non-volatile memory device including: alternatively stacking a plurality of insulating layers and a plurality of conductive layers on a top surface of a substrate; forming an opening that exposes the top surface of the substrate and lateral surfaces of the insulating layers and the conductive layers; forming an anti-oxidation layer on at least the exposed lateral surfaces of the conductive layers; forming a gate dielectric layer on the anti-oxidation layer, the gate dielectric layer including a blocking layer, an electric charge storage layer, and a tunneling layer that are sequentially formed on the anti-oxidation layer; and forming a channel region on the tunneling layer.
    Type: Grant
    Filed: August 12, 2014
    Date of Patent: February 7, 2017
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Jin Taek Park, Young Woo Park, Jae Duk Lee
  • Patent number: 9540549
    Abstract: A semiconductor device bonded by an anisotropic conductive film and an anisotropic conductive film composition, the anisotropic conductive film including a reactive monomer having an epoxy equivalent weight of about 120 to about 180 g/eq; a hydrogenated epoxy resin; and a sulfonium cation curing catalyst.
    Type: Grant
    Filed: December 18, 2012
    Date of Patent: January 10, 2017
    Assignee: CHEIL INDUSTRIES, INC.
    Inventors: Kyung Il Sul, Dong Seon Uh, Nam Ju Kim, Kyoung Soo Park, Young Woo Park, Joon Mo Seo, Arum Yu, Hyun Min Choi
  • Patent number: 9520405
    Abstract: A semiconductor device is provided. A channel layer is formed on a substrate. The channel layer is extended in a first direction substantially perpendicular to an upper surface of the substrate. A ground selection line is formed on a first region of the channel layer. A plurality of word lines is formed on a second region of the channel layer. A plurality of string selection lines is formed on a third region of the channel layer. The second region of the channel layer includes a first conductivity type dopant. The first, second and third regions of the channel layer are disposed along the first direction.
    Type: Grant
    Filed: October 2, 2014
    Date of Patent: December 13, 2016
    Assignee: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Do-hyun Lee, Jae-duk Lee, Young-woo Park, Yung-hwan Son
  • Patent number: 9508738
    Abstract: A semiconductor device includes a lower insulation layer, a plurality of base layer patterns separated from each other on the lower insulation layer, a separation layer pattern between the base layer patterns, a plurality of channels extending in a vertical direction with respect to top surfaces of the base layer patterns, and a plurality of gate lines surrounding outer sidewalls of the channels, being stacked in the vertical direction and spaced apart from each other.
    Type: Grant
    Filed: January 8, 2015
    Date of Patent: November 29, 2016
    Assignee: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Jae-Duk Lee, Young-Woo Park
  • Patent number: 9490228
    Abstract: An anisotropic conductive film includes a conductive adhesive layer including conductive particles and insulating particles, and an insulating adhesive layer not including conductive particles. In the anisotropic conductive film, the conductive particles and the insulating particles of the conductive adhesive layer have a total particle density of 7.0×105/d2 to 10.0×105/d2 (particles) per square millimeter (mm2) (where d is a diameter of the conductive particles in ?m).
    Type: Grant
    Filed: March 28, 2014
    Date of Patent: November 8, 2016
    Assignee: CHEIL INDUSTRIES, INC.
    Inventors: Kyoung Soo Park, Soon Young Kwon, Ji Yeon Kim, Young Woo Park, Jae Sun Han, Ja Young Hwang
  • Publication number: 20160284784
    Abstract: An organic light emitting diode display includes a substrate, a semiconductor disposed on the substrate that includes a channel for each of a plurality of transistors and doping regions formed at both sides of each channel; a gate insulating layer disposed on the semiconductor that includes an insulating layer opening through which the doping regions of two different transistors are exposed; a gate electrode disposed on the gate insulating layer that overlaps each channel; an interlayer insulating layer disposed on the gate electrode that includes a first and second contact holes through which the doping regions exposed within the insulating layer opening are each exposed; and data wirings disposed on the interlayer insulating layer that are each connected to the doping regions. The interlayer insulating layer includes an organic layer, and the first and second contact holes each include a first side wall positioned within the insulating layer opening.
    Type: Application
    Filed: December 11, 2015
    Publication date: September 29, 2016
    Inventors: WANG WOO LEE, YOUNG WOO PARK, SE WAN SON, MIN WOO WOO
  • Patent number: 9431415
    Abstract: A semiconductor device includes a peripheral circuit region on a substrate, a polysilicon layer on the peripheral circuit region, a memory cell array region on the polysilicon layer and overlapping the peripheral circuit region, the peripheral circuit region being under the memory cell array region, an upper interconnection layer on the memory cell array region, and a vertical contact through the memory cell array region and the polysilicon layer, the vertical contact connecting the upper interconnection layer to the peripheral circuit region.
    Type: Grant
    Filed: November 6, 2014
    Date of Patent: August 30, 2016
    Assignee: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Yoo-cheol Shin, Young-woo Park, Jae-duk Lee
  • Publication number: 20160212536
    Abstract: A method for providing sound from a vehicle to a plurality of wearable devices, each having a sound output unit, includes retrieving the wearable devices in a wireless manner, receiving sound input/output setting information from the respective retrieved wearable devices, and providing sound signals selectively to the respective retrieved wearable devices in a wireless manner based on the sound input/output setting information.
    Type: Application
    Filed: July 13, 2015
    Publication date: July 21, 2016
    Inventors: Young Woo PARK, Hyun Woo LEE, Hae Young KWON, Min Hyuk OH
  • Publication number: 20160204182
    Abstract: Disclosed herein is an organic light emitting diode display, including: a first thin film transistor including a first active pattern positioned on the substrate and a first gate electrode positioned on the first active pattern; a third thin film transistor including a third active pattern connected to the other end of the first active pattern and a third gate electrode positioned on the third active pattern; and a gate bridge directly connecting between the third active pattern and the first gate electrode and positioned between the substrate and the third active pattern.
    Type: Application
    Filed: July 28, 2015
    Publication date: July 14, 2016
    Inventors: Se wan SON, Young Woo PARK, Min Woo WOO, Wang Woo LEE
  • Patent number: 9390831
    Abstract: An electronic device includes a connection material formed from an adhesive composition that includes: a polymer resin; a cationic polymerization catalyst represented by Formula 1; and an organic base, where, in Formula 1, R1 may be selected from the group of hydrogen, C1-C6 alkyl, C6-C14 aryl, —C(?O)R4, —C(?O)OR5, and —C(?O)NHR6 (in which R4, R5, and R6 may each independently be selected from C1-C6 alkyl and C6-C14 aryl), R2 may be C1-C6 alkyl, and R3 may be selected from the group of a nitrobenzyl group, a dinitrobenzyl group, a trinitrobenzyl group, a benzyl group, a C1-C6 alkyl-substituted benzyl group, and a naphthylmethyl group.
    Type: Grant
    Filed: November 19, 2012
    Date of Patent: July 12, 2016
    Assignee: CHEIL INDUSTRIES INC.
    Inventors: Kyoung Soo Park, Nam Ju Kim, Young Woo Park, Joon Mo Seo, Kyung Il Sul, Dong Seon Uh, Arum Yu, Hyun Min Choi, Jae Sun Han