Patents by Inventor Yuen Was Wong

Yuen Was Wong has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20220393024
    Abstract: A nitride-based semiconductor device includes a first nitride-based semiconductor layer, a second nitride-based semiconductor layer, a source electrode, a drain electrode, a gate electrode and a single field plate. The source electrode, the drain electrode, and the gate electrode are disposed on the second nitride-based semiconductor layer. The gate electrode is between the source and drain electrodes. The single field plate is disposed over the gate electrode and extends toward the drain electrode. The field plate has a first end part, a second end part and the central part. The first and the second end parts are located at substantially the same height. Portions of the central part are in a position lower than that of the first and second end parts, and the first end part extends laterally in a length greater than a width of the gate electrode.
    Type: Application
    Filed: June 2, 2021
    Publication date: December 8, 2022
    Inventors: Ronghui HAO, Fu CHEN, King Yuen WONG
  • Patent number: 11522918
    Abstract: An apparatus comprises a network node, a random number generator, and a message generator to schedule transmission of a beacon message, wherein an administrative rule engine applies appropriate security safeguards to modify PII collection policies of the node. The node having an application collecting data to reside in at least one segregated data storage. The application comprises a distinguishing module, a de-identification module, an anonymization module, a minimum collection module, a minimum retention module, and a categorization module. The random number generator generates random times for transmitting the beacon message and for generating random channels for transmitting the beacon message.
    Type: Grant
    Filed: August 27, 2020
    Date of Patent: December 6, 2022
    Inventor: Sze Yuen Wong
  • Patent number: 11515409
    Abstract: The present invention relates to a semiconductor device with an asymmetric gate structure. The device comprises a substrate; a channel layer, positioned above the substrate; a barrier layer, positioned above the channel layer, the barrier layer and the channel layer being configured to form two-dimensional electron gas (2DEG), and the 2DEG being formed in the channel layer along an interface between the channel layer and the barrier layer; a source contact and a drain contact, positioned above the barrier layer; a doped group III-V layer, positioned above the barrier layer and between the drain contact and the source contact; and a gate electrode, positioned above the doped group III-V layer and configured to form a Schottky junction with the doped group III-V layer, wherein the doped group III-V layer and/or gate electrode has a non-central symmetrical geometry so as to achieve the effect of improving gate leakage current characteristics.
    Type: Grant
    Filed: October 7, 2020
    Date of Patent: November 29, 2022
    Assignee: INNOSCIENCE (ZHUHAI) TECHNOLOGY CO., LTD.
    Inventors: Hang Liao, Qiyue Zhao, Chang An Li, Chao Wang, Chunhua Zhou, King Yuen Wong
  • Publication number: 20220376053
    Abstract: Embodiments of the present application disclose a semiconductor device and a manufacturing method thereof. The semiconductor device includes a semiconductor layer, a first doped nitride semiconductor layer disposed on the semiconductor layer, and a second doped nitride semiconductor layer disposed on the first doped nitride semiconductor layer. The semiconductor device further includes an undoped nitride semiconductor layer between the semiconductor layer and the first doped nitride semiconductor layer. The undoped nitride semiconductor layer has a first surface in contact with the semiconductor layer and a second surface in contact with the first doped nitride semiconductor layer.
    Type: Application
    Filed: June 4, 2020
    Publication date: November 24, 2022
    Inventors: KING YUEN WONG, KYE JIN LEE
  • Publication number: 20220375928
    Abstract: The present disclosure relates to a semiconductor device and a fabrication method thereof. The semiconductor device includes a substrate, a first nitride semiconductor layer disposed on the substrate, a second nitride semiconductor layer disposed on the first nitride semiconductor layer and having a bandgap greater than that of the first nitride semiconductor layer. The semiconductor device further includes a first gate conductor disposed on a first region of the second nitride semiconductor layer, a first source electrode disposed on a first side of the first gate conductor, a first field plate disposed on a second side of the first gate conductor; and a capacitor having a first conductive layer and a second conductive layer and disposed on a second region of the second nitride semiconductor layer. Wherein the first conductive layer of the capacitor and the first source electrode have a first material, and the second conductive layer of the capacitor and the first field plate have a second material.
    Type: Application
    Filed: December 25, 2020
    Publication date: November 24, 2022
    Inventors: Danfeng MAO, King Yuen WONG, Jinhan ZHANG, Xiaoyan ZHANG, Wei WANG, Jianjian SHENG
  • Publication number: 20220376041
    Abstract: A semiconductor device includes a first nitride-based semiconductor layer, a second nitride-based semiconductor layer, a pair of first electrodes, a second electrode, a doped nitride-based semiconductor layer, and a pair of gate electrodes. The second nitride-based semiconductor layer is disposed on the first nitride-based semiconductor layer. The first and second nitride-based semiconductor layers collectively have an active portion and an electrically isolating portion that is non-semi-conducting and surrounds the active portion to form an interface therebetween. The first electrodes are disposed over the second nitride-based semiconductor layer. The second electrode are disposed over the second nitride-based semiconductor layer and between the first electrodes. The doped nitride-based semiconductor layer is disposed over the second nitride-based semiconductor layer and between the first electrodes and surrounding the second electrode.
    Type: Application
    Filed: April 12, 2021
    Publication date: November 24, 2022
    Inventors: Kai HU, King Yuen WONG, Chaodong YE, Jinhan ZHANG
  • Publication number: 20220376064
    Abstract: Some embodiments of the disclosure provide a semiconductor device. The semiconductor device comprises: a substrate; a first nitride semiconductor layer on the substrate; a second nitride semiconductor layer on the first nitride semiconductor layer and having a band gap greater than a band gap of the first nitride semiconductor layer; a group III-V dielectric layer disposed on the second nitride semiconductor layer; a gate electrode disposed on the second nitride semiconductor layer; and a first passivation layer disposed on the group III-V dielectric layer, wherein the group III-V dielectric layer is separated from the gate electrode by the first passivation layer.
    Type: Application
    Filed: June 30, 2020
    Publication date: November 24, 2022
    Inventors: Anbang ZHANG, King Yuen WONG
  • Publication number: 20220376082
    Abstract: The present disclosure provides a semiconductor device and a fabrication method thereof. The semiconductor device includes a first nitride semiconductor layer, a second nitride semiconductor layer, a gate structure, a first spacer and a second spacer. The second nitride semiconductor layer is formed on the first nitride semiconductor layer and having a greater bandgap than that of the first nitride semiconductor layer. The gate structure is disposed on the second nitride semiconductor layer. The first spacer is disposed on the second nitride semiconductor layer. The in second spacer is disposed on the second nitride semiconductor layer and spaced apart from the first spacer by the gate structure. The bottom of the first spacer has a first width, the bottom of the second spacer has a second width, and the first width is different from the second width.
    Type: Application
    Filed: December 14, 2020
    Publication date: November 24, 2022
    Inventors: Anbang ZHANG, King Yuen WONG
  • Publication number: 20220376059
    Abstract: Semiconductor device structures and methods for manufacturing the same are provided. The semiconductor device structure includes a substrate, a semiconductor layer on the substrate, and a patterned dielectric layer disposed on the substrate and covered by the semiconductor layer. The patterned dielectric layer is configured to prevent a constituent in the semiconductor layer from diffusing into the substrate. The semiconductor device structure further includes a first nitride semiconductor layer on the semiconductor layer and a second nitride semiconductor layer on the first nitride semiconductor layer. A band gap of the second nitride semiconductor layer is greater than a band gap of the first nitride semiconductor layer.
    Type: Application
    Filed: December 28, 2020
    Publication date: November 24, 2022
    Inventors: King Yuen WONG, Peng-Yi WU
  • Publication number: 20220375874
    Abstract: A III-nitride-based semiconductor device is provided. The III-nitride semiconductor device includes a silicon substrate having a surface with a periodic array of recesses formed therein. A discontinuous insulating layer is formed within each recess of the periodic array of recesses such that a portion of the silicon substrate surface between adjacent recesses is free from coverage of the discontinuous insulating layer. A first epitaxial III-nitride semiconductor layer is formed over the silicon substrate with the periodic array of recesses and discontinuous insulating layer formed thereon. A second III-nitride semiconductor layer is disposed over the first III-nitride semiconductor layer and has a bandgap greater than a bandgap of the first III-nitride semiconductor layer. At least one source and at least one drain are disposed over the second III-nitride semiconductor layer. A gate is also disposed over the second III-nitride semiconductor layer between the source and the drain.
    Type: Application
    Filed: March 30, 2021
    Publication date: November 24, 2022
    Inventors: Liang CHEN, Hao LI, Haoning ZHENG, King Yuen WONG
  • Publication number: 20220375927
    Abstract: The present disclosure relates to a semiconductor device and a fabrication method thereof. The semiconductor device includes a substrate, a nitride semiconductor layer disposed on the substrate, a first gate stack in contact with the nitride semiconductor layer, and a resistor laterally spaced apart from the first gate stack and electrically connected to first gate stack. The resistor comprises a first conductive terminal in contact with the nitride semiconductor layer, a second conductive terminal in contact with the nitride semiconductor layer; a first doped region of the nitride semiconductor layer between the first conductive terminal and the second conductive terminal; and a first conductive region of the nitride semiconductor layer in contact with the first conductive terminal and the second conductive terminal.
    Type: Application
    Filed: December 25, 2020
    Publication date: November 24, 2022
    Inventors: Danfeng MAO, King Yuen WONG, Jinhan ZHANG, Xiaoyan ZHANG, Wei WANG, Jianjian SHENG
  • Publication number: 20220376084
    Abstract: A nitride-based semiconductor device includes a substrate, a buffer, a first nitride-based semiconductor layer, a second nitride-based semiconductor layer, a S/D electrode, a second S/D electrode, and a gate electrode. The buffer is disposed over the substrate and includes at least one layer of a nitride-based semiconductor compound doped with an acceptor at a top-most portion of the buffer. The first and second nitride-based semiconductor layers are disposed over the buffer. The first S/D electrode is disposed over the second nitride-based semiconductor layer, in which the first S/D electrode extends downward to a position lower than the first nitride-based semiconductor layer, so as to form at least one first interface with the top-most portion of the buffer, making contact with the at least one layer of the nitride-based semiconductor compound. The second S/D electrode and the gate electrode are disposed over the second nitride-based semiconductor layer.
    Type: Application
    Filed: December 18, 2020
    Publication date: November 24, 2022
    Applicants: Innoscience (Suzhou) Technology Co., Ltd., Innoscience (Suzhou) Technology Co., Ltd.
    Inventors: Ronghui HAO, Fu CHEN, Chuan HE, King Yuen WONG
  • Publication number: 20220376101
    Abstract: A semiconductor device includes a drain electrode, a first source electrode, a second source electrode, a first gate electrode, and a second gate electrode. The first gate electrode is arranged between the first source electrode and the drain electrode. The first gate electrode extends along a first direction. The second gate electrode is arranged between the second source electrode and the drain electrode. The second gate electrode extends along the first direction. The first gate electrode is arranged above a first imaginary line substantially perpendicular to the first direction in a top view of the semiconductor device and the second gate electrode is arranged below a second imaginary line substantially perpendicular to the first direction in the top view of the semiconductor device.
    Type: Application
    Filed: February 25, 2021
    Publication date: November 24, 2022
    Inventors: Hao LI, King Yuen WONG, Weigang YAO
  • Publication number: 20220376074
    Abstract: A nitride-based semiconductor device includes a first and second nitride-based semiconductor layers, a doped III-V semiconductor layer, a gate electrode, a first and second source/drain (S/D) electrodes. The doped III-V semiconductor layer is disposed over the second nitride-based semiconductor layer and has first and second current-leakage barrier portions which extends downward from atop surface of the doped III-V semiconductor layer. The gate electrode is disposed above the doped III-V semiconductor layer, in which the gate electrode has a pair of opposite edges between the first and second current-leakage barrier portions. One of the edges of the gate electrode coincides with the first current-leakage barrier portion. The first current-leakage barrier portion is located between the first S/D electrode and the gate electrode. The second current-leakage barrier portion is located between the second S/D electrode and the gate electrode.
    Type: Application
    Filed: May 3, 2021
    Publication date: November 24, 2022
    Inventors: Ronghui HAO, Qingyuan HE, Fu CHEN, King Yuen WONG
  • Publication number: 20220376042
    Abstract: A nitride-based semiconductor device includes first and second nitride-based semiconductor layers, first electrodes, doped nitride-based semiconductor layers, a second electrode, and gate electrodes. The second nitride-based semiconductor layer is disposed on the first nitride-based semiconductor layer. The first and second nitride-based semiconductor layers collectively have an active portion and an electrically isolating portion surrounding the active portion. The first electrodes are disposed over the second nitride-based semiconductor layer. The first electrodes, doped nitride-based semiconductor layers, the gate electrode, and the second electrode are disposed over the second nitride-based semiconductor layer. Each of the doped nitride-based semiconductor layers has a side surface facing away from the second electrode and spaced apart from the interface.
    Type: Application
    Filed: April 12, 2021
    Publication date: November 24, 2022
    Inventors: Kai HU, King Yuen WONG, Chaodong YE, Jinhan ZHANG
  • Publication number: 20220375925
    Abstract: The present disclosure relates to a semiconductor device and a fabrication method thereof. The semiconductor device includes a substrate, a first nitride semiconductor layer disposed on the substrate, a second nitride semiconductor layer disposed on the first nitride semiconductor layer and having a bandgap greater than that of the first nitride semiconductor layer. The semiconductor device further includes a first gate conductor disposed on a first region of the second nitride semiconductor layer, a passivation layer covering the first gate conductor, and a second gate conductor disposed on the passivation layer and on a second region of the second nitride semiconductor layer, wherein the first region is laterally spaced apart from the second region.
    Type: Application
    Filed: December 25, 2020
    Publication date: November 24, 2022
    Inventors: Danfeng MAO, King Yuen WONG, Jinhan ZHANG, Xiaoyan ZHANG, Wei WANG, Jianjian SHENG
  • Publication number: 20220376083
    Abstract: Semiconductor device structures and methods for manufacturing the same are provided. The semiconductor device structure includes a substrate, a first nitride semiconductor layer, a second nitride semiconductor layer, a gate structure, a first spacer, a second spacer and a drain electrode. The first nitride semiconductor layer is disposed on the substrate. The second nitride semiconductor layer is disposed on the first nitride semiconductor layer. The gate structure is disposed on the second nitride semiconductor layer. The first spacer is disposed adjacent to a first surface of the gate structure. The second spacer is disposed adjacent to a second surface of the gate structure. The drain electrode is disposed relatively adjacent to the second spacer than the first space. The first spacer has a first length, and the second spacer has a second length greater than the first length along the first direction.
    Type: Application
    Filed: December 14, 2020
    Publication date: November 24, 2022
    Inventors: Anbang ZHANG, King Yuen WONG
  • Patent number: 11502170
    Abstract: Some embodiments of the present disclosure provide a semiconductor device, including a substrate, a channel layer, a barrier layer, a p-type doped III-V layer, a source, a drain and a doped semiconductor layer. The channel layer is disposed on the substrate. The barrier layer is disposed on the channel layer. The p-type doped III-V layer is disposed on the barrier layer. A gate is disposed on the p-type doped III-V layer. The source and the drain are arranged on two opposite sides of the gate. The doped semiconductor layer is provided with a first side close to the gate and a second side away from the gate. The drain covers the first side of the doped semiconductor layer.
    Type: Grant
    Filed: March 23, 2020
    Date of Patent: November 15, 2022
    Assignee: INNOSCIENCE (ZHUHAI) TECHNOLOGY CO., LTD.
    Inventors: King Yuen Wong, Ronghui Denys Hao
  • Publication number: 20220253733
    Abstract: An example method for abnormality detection based on causal graphs representing causal relationships of abnormalities includes detecting an abnormality in a test data set and generating a counterfactual data set for the test data set. The method further includes determining a quantitative feature dependence between the test data set and the counterfactual data set and determining a causal relationship of the abnormality based on the quantitative feature dependence. The method also includes generating a causal graph that represents the causal relationship of the abnormality. The method may also implement an action to mitigate the abnormality based on the causal graph.
    Type: Application
    Filed: February 5, 2021
    Publication date: August 11, 2022
    Inventors: Mingming Zuo, Gang Wu, Charles Ho Yuen Wong
  • Patent number: 11377369
    Abstract: The invention provides a water filtration system for removing heavy metals, residual chlorine, estrogens, bacteria and dust from tap water. The system includes a first adsorbent stage cartridge including approximately 40-65 wt. % of silver-impregnated activated carbon, approximately 1-10 wt. % of activated alumina, approximately 15-35 wt. % of ceramic balls, approximately 0.5-1 wt. % of chitosan and approximately 0.5-1 wt. % of kinetic degradation fluxion media. The second filtration stage cartridge includes an antifouling electrospun nanofiber membrane. A flow path is provided between the first adsorbent stage cartridge and the second filtration stage cartridge. The multiple stage water filtration system is capable of filtering water at a volume rate of at least approximately 2 liters per minute.
    Type: Grant
    Filed: March 20, 2020
    Date of Patent: July 5, 2022
    Assignee: Mind Body (Asia) Limited
    Inventors: Shu Yuen Wong, Hong Ning Mak, Siyue Li, Zihao Chen, Meng Xu