Patents by Inventor Yuichi Takeuchi

Yuichi Takeuchi has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20190386095
    Abstract: Intervals of the frame portion and the p type guard ring on a cell portion side are made narrower than other parts, and the narrowed part provides a dot line portion. By narrowing the intervals of the frame portion and the p type guard ring on the cell portion side, the electric field concentration is reduced on the cell portion side, and the equipotential line directs to more outer circumferential side. By providing the dot line portions, the difference in the formation areas of the trench per unit area in the cell portion, the connection portion and the guard ring portion is reduced, and the thicknesses of the p type layers formed on the cell portion, the connection portion and the guard ring portion are uniformed. Thereby, when etching-back the p type layer, the p type layer is prevented from remaining as a residue in the guard ring portion.
    Type: Application
    Filed: June 29, 2017
    Publication date: December 19, 2019
    Inventors: Yuichi TAKEUCHI, Katsumi SUZUKI, Yukihiko WATANABE
  • Publication number: 20190386094
    Abstract: The width of the p type guard ring is set to match the interval between the adjacent p type guard rings, and the width of the p type guard ring is made larger as the interval between the p type guard rings becomes larger. The width of the frame portion is basically equal to the width of the p type deep layer so that the interval between the frame portions is equal to the interval between the p type deep layers. This makes it possible to reduce the difference in formation areas of the trenches per unit area in the cell portion, the connection portion and the guard ring portion. Therefore, when the p type layer is formed, the difference in the amount of the p type layer embedding into the trenches per unit area also decreases and the thickness of the p type layer is equalized.
    Type: Application
    Filed: June 29, 2017
    Publication date: December 19, 2019
    Inventors: Yuichi TAKEUCHI, Shuhei MITANI, Katsumi SUZUKI, Yusuke YAMASHITA
  • Publication number: 20190341484
    Abstract: A silicon carbide semiconductor device includes: a main cell region; a sense cell region; a MOSFET arranged in each of the main cell region and the sense cell region and disposed in a semiconductor substrate having a high impurity concentration layer and a drift layer; an element isolation layer arranged between the main cell region and the sense cell region, and surrounding the sense cell region; and a plurality of electric field relaxation layers arranged between the main cell region and the sense cell region. The MOSFET includes: a base region; a source region; a plurality of deep layers; a trench gate structure; a source electrode; and a drain electrode. The deep layers and the electric field relaxation layers are arranged in a stripe pattern at a predetermined interval.
    Type: Application
    Filed: July 19, 2019
    Publication date: November 7, 2019
    Inventors: Yuichi TAKEUCHI, Yu SUZUKI, Masahiro SUGIMOTO, Yukihiko WATANABE
  • Publication number: 20190334030
    Abstract: A silicon carbide semiconductor device includes: a vertical semiconductor element, which includes: a semiconductor substrate made of silicon carbide and having a high impurity concentration layer on a back side and a drift layer on a front side; a base region made of silicon carbide on the drift layer; a source region arranged on the base region and made of silicon carbide; a deep layer disposed deeper than the base region; a trench gate structure including a gate insulation film arranged on an inner wall of a gate trench which is arranged deeper than the base region and shallower than the deep layer, and a gate electrode disposed on the gate insulation film; a source electrode electrically connected to the base region, the source region, and the deep layer; and a drain electrode electrically connected to the high impurity concentration layer.
    Type: Application
    Filed: July 9, 2019
    Publication date: October 31, 2019
    Inventors: Yuichi TAKEUCHI, Atsuya AKIBA, Sachiko AOI, Katsumi SUZUKI
  • Patent number: 10446649
    Abstract: A silicon carbide semiconductor device includes: an element isolation layer and an electric field relaxation layer. The element isolation layer is arranged, from the surface of a base region to be deeper than the base region, between a main cell region and a sense cell region, and isolates the main cell region from the sense cell region. The electric field relaxation layer is arranged from a bottom of the base region to be deeper than the element isolation layer. The electric field relaxation layer is divided into a main cell region portion and a sense cell region portion. At least a part of the element isolation layer is arranged inside of a division portion of the electric field relaxation layer.
    Type: Grant
    Filed: December 19, 2013
    Date of Patent: October 15, 2019
    Assignees: DENSO CORPORATION, TOYOTA JIDOSHA KABUSHIKI KAISHA
    Inventors: Tomoo Morino, Shoji Mizuno, Yuichi Takeuchi, Akitaka Soeno, Yukihiko Watanabe
  • Patent number: 10439037
    Abstract: A method for manufacturing a compound semiconductor device includes causing epitaxial growth of a p-type impurity layer containing a compound semiconductor on a foundation layer containing the compound semiconductor. The causing the epitaxial growth includes performing pre-doping to preliminarily introduce dopant gas before introducing material gas for the epitaxial growth of the compound semiconductor. The dopant gas contains an organic metal material providing dopant of p-type impurities. An impurity concentration profile of the p-type impurity layer is controlled by controlling a time of the pre-doping.
    Type: Grant
    Filed: January 19, 2017
    Date of Patent: October 8, 2019
    Assignee: DENSO CORPORATION
    Inventors: Yuichi Takeuchi, Katsumi Suzuki, Yusuke Yamashita
  • Publication number: 20190288107
    Abstract: A silicon carbide semiconductor device includes: a substrate; a drift layer over the substrate; a base region over the drift layer; multiple source regions over an upper layer portion of the base region; a contact region over the upper layer portion of the base region between opposing source regions; multiple trenches from a surface of each source region to a depth deeper than the base region; a gate electrode on a gate insulating film in each trench; a source electrode electrically connected to the source regions and the contact region; a drain electrode over a rear surface of the substrate; and multiple electric field relaxation layers in the drift layer between adjacent trenches. Each electric field relaxation layer includes: a first region at a position deeper than the trenches; and a second region from a surface of the drift layer to the first region.
    Type: Application
    Filed: May 24, 2019
    Publication date: September 19, 2019
    Inventors: Hirotaka SAIKAKU, Jun SAKAKIBARA, Shoji MIZUNO, Yuichi TAKEUCHI
  • Publication number: 20190288074
    Abstract: In a guard ring section of a silicon carbide semiconductor device, an electric field relaxation layer for relaxing an electric field is formed in a surface layer portion of a drift layer, so that electric field is restricted from penetrating between guard rings. Thus, an electric field concentration is relaxed. Accordingly, a SiC semiconductor device having a required withstand voltage is obtained.
    Type: Application
    Filed: May 31, 2019
    Publication date: September 19, 2019
    Inventors: Yuichi TAKEUCHI, Ryota SUZUKI, Tatsuji NAGAOKA, Sachiko AOI
  • Publication number: 20190267507
    Abstract: The present invention addresses the issue of providing: a light-receiving element that has an absorption layer of germanium (Ge), is capable of efficiently receiving near infrared light having a large light-reception sensitivity in the absorption layer, from a free space, and has high productivity and low production cost; and a near infrared light detector comprising said light-receiving element. This light-receiving element 10 has, laminated in order upon a substrate 20, an amplification layer 30 containing silicon (Si), an absorption layer 40 containing germanium (Ge), and an antireflection layer 50. The amplification layer 30 has, in order upon the substrate 20, at least an n-doped n-Si layer 31 and a p-doped p-Si layer 33. The absorption layer 40 has at least a p-doped p-Ge layer 42.
    Type: Application
    Filed: July 20, 2017
    Publication date: August 29, 2019
    Inventors: Yuichi TAKEUCHI, Takuji HATANO, Yasuhiko ISHIKAWA
  • Publication number: 20190267509
    Abstract: Light-receiving element that has an absorption layer of germanium (Ge), is capable of efficiently receiving near infrared light having a large light-reception sensitivity in the absorption layer, from a free space, and has high productivity and low production costs; and a near infrared light detector comprising said light-receiving element. This light-receiving element 10 has, laminated in order upon a substrate 20, an amplification layer 30 containing silicon (Si) and an absorption layer 40 containing germanium (Ge). The amplification layer 30 has, in order upon the substrate 20, at least an n-doped n-Si layer 31 and a p-doped p-Si layer 33. The absorption layer 40 has at least a p-doped p-Ge layer 42 and the layer thickness L of the absorption layer 40 fulfils formula (1). Formula (1): L<(ln 0.8)/? [? indicates the absorption coefficient for germanium (Ge) at the wavelength of the light to be received.
    Type: Application
    Filed: July 20, 2017
    Publication date: August 29, 2019
    Inventors: Yuichi TAKEUCHI, Takuji HATANO, Yasuhiko ISHIKAWA
  • Patent number: 10374079
    Abstract: A silicon carbide semiconductor device includes: a substrate; a drift layer over the substrate; a base region over the drift layer; multiple source regions over an upper layer portion of the base region; a contact region over the upper layer portion of the base region between opposing source regions; multiple trenches from a surface of each source region to a depth deeper than the base region; a gate electrode on a gate insulating film in each trench; a source electrode electrically connected to the source regions and the contact region; a drain electrode over a rear surface of the substrate; and multiple electric field relaxation layers in the drift layer between adjacent trenches. Each electric field relaxation layer includes: a first region at a position deeper than the trenches; and a second region from a surface of the drift layer to the first region.
    Type: Grant
    Filed: September 8, 2015
    Date of Patent: August 6, 2019
    Assignees: DENSO CORPORATION, TOYOTA JIDOSHA KABUSHIKI KAISHA
    Inventors: Hirotaka Saikaku, Jun Sakakibara, Shoji Mizuno, Yuichi Takeuchi
  • Publication number: 20190214264
    Abstract: In a manufacturing method of a silicon carbide semiconductor device, a semiconductor substrate made of silicon carbide and on which a base layer is formed is prepared, a trench is provided in the base layer, a silicon carbide layer is epitaxially formed on a surface of the base layer while filling the trench with the silicon carbide layer, the sacrificial layer is planarized by reflow after forming the sacrificial layer, and the silicon carbide layer is etched back together with the planarized sacrificial layer by dry etching under an etching condition in which an etching selectivity of the silicon carbide layer to the sacrificial layer is 1.
    Type: Application
    Filed: March 14, 2019
    Publication date: July 11, 2019
    Inventors: Shigeyuki TAKAGI, Masaki SHIMOMURA, Yuichi TAKEUCHI, Katsumi SUZUKI, Sachiko AOI
  • Publication number: 20190191573
    Abstract: A board holding apparatus holds an electric circuit board between a first case and a second case. The board holding apparatus includes locking parts that lock the first case and the second case together in a thickness direction of the electric circuit board such that the first case and the second case are not separated from each other and a bearing surface formed on the second case, the electric circuit board coming into contact with the bearing surface in the thickness direction. The board holding apparatus includes a spring that generates an elastic force, with the locking parts locking the first case and the second case together, the spring being formed on the first case and the elastic force pressing the bearing surface through the electric circuit board.
    Type: Application
    Filed: June 20, 2017
    Publication date: June 20, 2019
    Applicant: AISIN AW CO., LTD.
    Inventors: Hiroyoshi ARAKI, Yuichi TAKEUCHI
  • Publication number: 20190181239
    Abstract: When a film thickness of a second epitaxial film is measured, an infrared light is irradiated from a surface side of the second epitaxial film onto a base layer on which a first epitaxial film and the second epitaxial film are formed. A reflected light from an interface between the first epitaxial film and the base layer and a reflected light from a surface of the second epitaxial film are measured to obtain a two-layer film thickness, which is a total film thickness of the first epitaxial film and the second epitaxial film. The film thickness of the second epitaxial film is calculated by subtracting a one-layer film thickness, which is a film thickness of the first epitaxial film, from the two-layer film thickness.
    Type: Application
    Filed: February 18, 2019
    Publication date: June 13, 2019
    Inventors: Akira AMANO, Takayuki SATOMURA, Yuichi TAKEUCHI, Katsumi SUZUKI, Sachiko AOI
  • Patent number: 10264956
    Abstract: An endoscope system includes a convex-portion specifying section that detects a convex portion in a picked-up image of a subject picked up by an image pickup section, and a convex-portion-size calculating section that detects a convex portion in a predetermined size range on the basis of information concerning the convex portion. An illumination section includes a plurality of illumination-light emitting sections that illuminate the subject with lights in bands different from one another from directions different from one another. The plurality of illumination-light emitting sections are provided on a distal end side inner circumferential surface of a cylindrical cap attached to the distal end of an insertion section of an endoscope to specify an image pickup range of the image pickup section.
    Type: Grant
    Filed: December 28, 2016
    Date of Patent: April 23, 2019
    Assignee: OLYMPUS CORPORATION
    Inventors: Misa Tsuruta, Satoshi Takekoshi, Yuichi Takeuchi
  • Publication number: 20190035882
    Abstract: A method for manufacturing a compound semiconductor device includes: providing a semiconductor substrate including a foundation layer having a first conductivity type; forming a deep trench in the foundation layer; and forming a deep layer having a second conductivity type by introducing material gas of the compound semiconductor while introducing dopant gas into an epitaxial growth equipment to cause epitaxial growth of the deep layer in the deep trench. A period in which a temperature in the epitaxial growth equipment is increased to a temperature of the epitaxial growth of the deep layer is defined as a temperature increasing period. In the forming the deep layer, the deep layer is further formed in a bottom corner portion of the deep trench by starting the introducing of the dopant gas during the temperature increasing period and starting the introducing of the material gas after the temperature increasing period.
    Type: Application
    Filed: January 19, 2017
    Publication date: January 31, 2019
    Inventors: Yuichi TAKEUCHI, Atsuya AKIBA, Katsumi SUZUKI, Yusuke YAMASHITA
  • Publication number: 20190035883
    Abstract: A method for manufacturing a compound semiconductor device includes: providing a semiconductor substrate that includes a foundation layer; forming a deep trench in the foundation layer; and filling the deep trench with a deep layer having a second conductive type and a limiting layer having the first conductive type. In the filling the deep trench, growth of the deep layer from a bottom of the deep trench toward an opening inlet of the deep trench and growth of the limiting layer from a side face of the deep trench are achieved by: dominant epitaxial growth of a second conductive type layer over a first conductive type layer on the bottom of the deep trench; and dominant epitaxial growth of the first conductive type layer over the second conductive type layer on the side face of the deep trench, based on plane orientation dependency of the compound semiconductor during epitaxial growth.
    Type: Application
    Filed: January 19, 2017
    Publication date: January 31, 2019
    Inventors: Yuichi TAKEUCHI, Atsuya AKIBA, Katsumi SUZUKI, Yusuke YAMASHITA
  • Publication number: 20190019680
    Abstract: A compound semiconductor device includes a semiconductor substrate having a ground layer of a first conductivity type made of a compound semiconductor, a first conductivity type region formed at a corner portion of a bottom of a deep trench formed to the ground layer, and a deep layer of a second conductivity type formed in the deep trench so as to cover the first conductivity type region. A cross section of the first conductivity type region is a triangular shape or a rounded triangular shape in which a portion of the first conductivity type region being in contact with the deep layer is recessed to have a curved surface.
    Type: Application
    Filed: January 12, 2017
    Publication date: January 17, 2019
    Inventors: Yuichi TAKEUCHI, Atsuya AKIBA, Katsumi SUZUKI, Sachiko AOI
  • Publication number: 20190013392
    Abstract: A method for manufacturing a compound semiconductor device includes causing epitaxial growth of a p-type impurity layer containing a compound semiconductor on a foundation layer containing the compound semiconductor. The causing the epitaxial growth includes performing pre-doping to preliminarily introduce dopant gas before introducing material gas for the epitaxial growth of the compound semiconductor. The dopant gas contains an organic metal material providing dopant of p-type impurities. An impurity concentration profile of the p-type impurity layer is controlled by controlling a time of the pre-doping.
    Type: Application
    Filed: January 19, 2017
    Publication date: January 10, 2019
    Inventors: Yuichi TAKEUCHI, Katsumi SUZUKI, Yusuke YAMASHITA
  • Patent number: 10177236
    Abstract: A method of manufacturing a semiconductor device includes: setting a plurality of main semiconductor wafers and a plurality of sub semiconductor wafers in a load lock chamber of an electrode forming equipment; repeating a wafer-transfer and electrode-formation process of transferring at least one of the main semiconductor wafers from the load lock chamber to the film formation chamber in a state where the load lock chamber and the film formation chamber are decompressed and then forming a surface electrode on a surface of the at least one main semiconductor wafer transferred in the film formation chamber; removing the main semiconductor wafers on which the surface electrodes have been formed and the sub semiconductor wafers from the electrode forming equipment without forming an electrode on the sub semiconductor wafers by the electrode forming equipment; and making the surface electrodes Schottky-contact the main semiconductor wafers.
    Type: Grant
    Filed: October 16, 2017
    Date of Patent: January 8, 2019
    Assignee: TOYOTA JIDOSHA KABUSHIKI KAISHA
    Inventors: Teruaki Kumazawa, Narumasa Soejima, Yuichi Takeuchi