Tunneling field effect transistor
A tunneling field effect transistor device disclosed herein includes a substrate, a body comprised of a first semiconductor material being doped with a first type of dopant material positioned above the substrate, and a second semiconductor material positioned above at least a portion of the gate region and above the source region. The first semiconductor material is part of the drain region, and the second semiconductor material defines the channel region. The device also includes a third semiconductor material positioned above the second semiconductor material and above at least a portion of the gate region and above the source region. The third semiconductor material is part of the source region, and is doped with a second type of dopant material that is opposite to the first type of dopant material. A gate structure is positioned above the first, second and third semiconductor materials in the gate region.
Latest GLOBALFOUNDRIES Inc. Patents:
1. Field of the Invention
Generally, the present disclosure relates to the manufacture of FET semiconductor devices, and, more specifically, to a tunneling field effect transistor (TFET) and various methods of making such a transistor.
2. Description of the Related Art
The fabrication of advanced integrated circuits, such as CPU's, storage devices, ASIC's (application specific integrated circuits) and the like, requires the formation of a large number of circuit elements in a given chip area according to a specified circuit layout. So-called metal oxide field effect transistors (MOSFETs or FETs) represent one important type of circuit element that substantially determines performance of the integrated circuits. Field effect transistors can be made in a variety of different configurations, e.g., planar devices, 3D devices such as FinFETs, nanowire devices, etc. Irrespective of the configuration of the transistor device, a FET typically includes a source region, a drain region, a channel region that is positioned between the source region and the drain region, and a gate electrode positioned above or around the channel region. Drive current through the FET is controlled by setting the voltage applied to the gate electrode. For example, for an NMOS device, if there is no voltage applied to the gate electrode, then there is no current flow through the NMOS device (ignoring undesirable leakage currents, which are relatively small). However, when an appropriate positive voltage is applied to the gate electrode, the channel region of the NMOS device becomes conductive, and electrical current is stimulated to flow between the source region and the drain region through the conductive channel region.
A planar FET is typically formed in and above an active region having a planar upper surface. In contrast to a planar FET, there are so-called 3D devices, such as an illustrative FinFET device, which is a three-dimensional structure.
So-called tunneling field effect transistors (TFETs) are being investigated for being used in manufacturing current-day and advanced generation integrated circuit products. Relative to traditional planar and 3-D transistor devices, TFETs tend to exhibit generally much faster switching speeds, but they have major issues with the generation of sufficiently high on-state currents (Ion).
What is needed is a TFET device that may exhibit better SS characteristics than those exhibited by the line-tunneling TFETs described above and a TFET device that is expected to produce acceptable drive current levels. Moreover, there is a need for such a TFET device that may be fabricated in a production environment where integrated circuit products are manufactured using mass production techniques.
SUMMARY OF THE INVENTIONThe following presents a simplified summary of the invention in order to provide a basic understanding of some aspects of the invention. This summary is not an exhaustive overview of the invention. It is not intended to identify key or critical elements of the invention or to delineate the scope of the invention. Its sole purpose is to present some concepts in a simplified form as a prelude to the more detailed description that is discussed later.
Generally, the present disclosure is directed to a tunneling field effect transistor (TFET) that includes, among other things, a substrate, a body comprised of a first semiconductor material being doped with a first type of dopant material positioned above the substrate, and a second semiconductor material positioned above at least a portion of the gate region and above the source region. The first semiconductor material is part of the drain region, and the second semiconductor material defines the channel region. The device also includes a third semiconductor material positioned above the second semiconductor material and above at least a portion of the gate region and above the source region. The third semiconductor material is part of the source region. The third semiconductor material is doped with a second type of dopant material that is opposite to the first type of dopant material. A gate structure is positioned above the first, second and third semiconductor materials in the gate region.
Another tunneling field effect transistor (TFET) includes, among other things, a semiconductor substrate. A drain region including a first semiconductor material doped with a first type of dopant material is positioned above the substrate. The drain region has an axis that is oriented substantially perpendicular to an upper surface of the substrate. The drain region has two side surfaces and an upper surface. A channel region including a second semiconductor material is positioned above at least a portion of the source region on the two side surfaces and the upper surface. A source region including a third semiconductor material is positioned above at least a portion of the second semiconductor material above the two side surfaces and the upper surface. The third semiconductor material is doped with a second type of dopant material that is opposite to the first type of dopant material. A gate structure is positioned above the first, second and third semiconductor materials in a gate region.
The disclosure may be understood by reference to the following description taken in conjunction with the accompanying drawings, in which like reference numerals identify like elements, and in which:
While the subject matter disclosed herein is susceptible to various modifications and alternative forms, specific embodiments thereof have been shown by way of example in the drawings and are herein described in detail. It should be understood, however, that the description herein of specific embodiments is not intended to limit the invention to the particular forms disclosed, but on the contrary, the intention is to cover all modifications, equivalents, and alternatives falling within the spirit and scope of the invention as defined by the appended claims.
DETAILED DESCRIPTIONVarious illustrative embodiments of the invention are described below. In the interest of clarity, not all features of an actual implementation are described in this specification. It will of course be appreciated that in the development of any such actual embodiment, numerous implementation-specific decisions must be made to achieve the developers' specific goals, such as compliance with system-related and business-related constraints, which will vary from one implementation to another. Moreover, it will be appreciated that such a development effort might be complex and time-consuming, but would nevertheless be a routine undertaking for those of ordinary skill in the art having the benefit of this disclosure.
The present subject matter will now be described with reference to the attached figures. Various structures, systems and devices are schematically depicted in the drawings for purposes of explanation only and so as to not obscure the present disclosure with details that are well known to those skilled in the art. Nevertheless, the attached drawings are included to describe and explain illustrative examples of the present disclosure. The words and phrases used herein should be understood and interpreted to have a meaning consistent with the understanding of those words and phrases by those skilled in the relevant art. No special definition of a term or phrase, i.e., a definition that is different from the ordinary and customary meaning as understood by those skilled in the art, is intended to be implied by consistent usage of the term or phrase herein. To the extent that a term or phrase is intended to have a special meaning, i.e., a meaning other than that understood by skilled artisans, such a special definition will be expressly set forth in the specification in a definitional manner that directly and unequivocally provides the special definition for the term or phrase.
The present disclosure is directed to various methods of forming a tunneling field effect transistor (TFET) with a unique concentric architecture and various methods of making such a transistor. As will be readily apparent to those skilled in the art upon a complete reading of the present application, the present method is applicable to a variety of devices, including, but not limited to, logic devices, memory devices, etc., and the methods disclosed herein may be employed to form N-type or P-type TFET devices. With reference to the attached figures, various illustrative embodiments of the methods and devices disclosed herein will now be described in more detail.
In general, the TFET device 100 disclosed herein will be manufactured such that it has a substantially fin-like structure with a height and width and a long axis that extends in the direction of current travel, i.e., the channel length direction, when the device 100 is operational.
With reference to
Due to the geometry of the TFET device 100 disclosed herein, only line tunneling currents 118 are generated in the TFET device 100. That is, the concentric architecture of the TFET device 100 disclosed herein excludes any point tunneling contributions. The N-doped drain region 108 is positioned above a band-offset buffer material 104 which is positioned between isolation materials 106, all of which are positioned above the substrate 102. The band-offset buffer material 104 also extends the full length of the drain region, the gate region and the source region of the device 100.
In one embodiment, the band-offset buffer material 104, the N-doped drain region 108, the channel region 110 and the P-doped source region 112 may each be comprised of a group III-V compound semiconductor material or a group IV material, that are formed by epitaxial deposition processes, as described more fully below. In some cases, the materials for the layers 104, 108, 110 and 112 may be doped in situ and/or via ion implantation techniques. The materials for the layers 104, 108, 110 and 112 need not all be made of the same material, although such a situation may occur in some applications. The gate insulation layer 114 may be comprised of a high-k gate insulation material (k value of 10 or greater), and the gate electrode 116 may be comprised on one or more layers of metal or metal alloys. The isolation material 106 may be comprised or, for example, silicon dioxide. With reference to
In the illustrative example depicted herein, the gate structure for the device 100 will be formed using well-known replacement gate manufacturing techniques. Accordingly,
The next major operation involves forming the final replacement gate structure for the device 100. Accordingly,
The particular embodiments disclosed above are illustrative only, as the invention may be modified and practiced in different but equivalent manners apparent to those skilled in the art having the benefit of the teachings herein. For example, the process steps set forth above may be performed in a different order. Furthermore, no limitations are intended to the details of construction or design herein shown, other than as described in the claims below. It is therefore evident that the particular embodiments disclosed above may be altered or modified and all such variations are considered within the scope and spirit of the invention. Note that the use of terms, such as “first,” “second,” “third” or “fourth” to describe various processes or structures in this specification and in the attached claims is only used as a shorthand reference to such steps/structures and does not necessarily imply that such steps/structures are performed/formed in that ordered sequence. Of course, depending upon the exact claim language, an ordered sequence of such processes may or may not be required. Accordingly, the protection sought herein is as set forth in the claims below.
Claims
1. A tunneling field effect transistor device comprising a drain region, a source region and a gate region, the device comprising:
- a semiconductor substrate;
- a body comprised of a first semiconductor material being doped with a first type of dopant material positioned above said substrate, said body having an axis that is oriented substantially perpendicular to an upper surface of said substrate, said body having two side surfaces and an upper surface, said body extending a full length of said drain region, said gate region and said source region, wherein said first semiconductor material is part of said drain region;
- a second semiconductor material positioned above at least a portion of said gate region and above said source region, wherein said second semiconductor material defines said channel region;
- a third semiconductor material positioned above said second semiconductor material and above at least a portion of said gate region and above said source region, said third semiconductor material being doped with a second type of dopant material that is opposite to said first type of dopant material, wherein said third semiconductor material is part of said source region; and
- a gate structure positioned above said first, second and third semiconductor materials in said gate region, wherein said gate structure includes a gate insulation layer and said third semiconductor material has an uppermost surface having a height greater than a height of an uppermost surface of said gate insulation layer.
2. The device of claim 1, wherein said first semiconductor material, said second semiconductor material and said third semiconductor material are each comprised of a group III-V compound semiconductor material or a group IV material.
3. The device of claim 1, wherein said first semiconductor material, said second semiconductor material and said third semiconductor material are each made of different semiconductor materials.
4. The device of claim 1, wherein said second semiconductor material extends across substantially the entire gate region in a direction that corresponds to a channel length direction of said device.
5. The device of claim 1, wherein said third semiconductor material extends only partially across said gate region in a direction that corresponds to a channel length direction of said device.
6. The device of claim 1, wherein said second semiconductor material is an updoped material.
7. The device of claim 1, wherein said gate structure is positioned around said upper surface of said body and at least a portion of said two side surfaces of said body.
8. The device of claim 1, wherein said third semiconductor material has a dopant concentration of said second dopant material that falls within a range of 5×1018-8×1019 ion/cm3 and said first semiconductor material has a dopant concentration of said first dopant material that falls within a range of 5×1019-1×1021 ion/cm3.
9. The device of claim 1, further comprising a band-offset buffer semiconductor material positioned between said body and said substrate.
10. The device of claim 1, wherein said third semiconductor material has a first thickness in said gate region, and a second thickness greater than said first thickness in said source region.
11. A tunneling field effect transistor device, comprising:
- a semiconductor substrate;
- a drain region comprising a first semiconductor material doped with a first type of dopant material positioned above said substrate, said drain region having an axis that is oriented substantially perpendicular to an upper surface of said substrate, said drain region having two side surfaces and an upper surface;
- a channel region comprising a second semiconductor material positioned above at least a portion of said source region on said two side surfaces and said upper surface;
- a source region comprising a third semiconductor material positioned above at least a portion of said second semiconductor material above said two side surfaces and said upper surface, said third semiconductor material being doped with a second type of dopant material that is opposite to said first type of dopant material; and
- a gate structure positioned above said first, second and third semiconductor materials in a gate region.
12. The device of claim 11, wherein said first semiconductor material, said second semiconductor material and said third semiconductor material are each comprised of a group III-V compound semiconductor material or a group IV material.
13. The device of claim 11, wherein said first semiconductor material, said second semiconductor material and said third semiconductor material are each made of different semiconductor materials.
14. The device of claim 11, wherein said second semiconductor material extends across substantially the entire gate region in a direction that corresponds to a channel length direction of said device.
15. The device of claim 11, wherein said third semiconductor material extends only partially across said gate region in a direction that corresponds to a channel length direction of said device.
16. The device of claim 11, wherein said second semiconductor material is an updoped material.
17. The device of claim 11, further comprising a band-offset buffer semiconductor material positioned between said body and said substrate.
18. The device of claim 11, wherein said gate structure includes a gate insulation layer and said third semiconductor material has an uppermost surface having a height greater than a height of an uppermost surface of said gate insulation layer.
19. The device of claim 11, wherein said third semiconductor material has a first thickness in said gate region, and a second thickness greater than said first thickness outside said gate region.
20. A tunneling field effect transistor device comprising a drain region, a source region and a gate region, the device comprising:
- a semiconductor substrate;
- a body comprised of a first semiconductor material being doped with a first type of dopant material positioned above said substrate, said body having an axis that is oriented substantially perpendicular to an upper surface of said substrate, said body having two side surfaces and an upper surface, said body extending a full length of said drain region, said gate region and said source region, wherein said first semiconductor material is part of said drain region;
- a band-offset buffer semiconductor material positioned between said body and said substrate;
- a second semiconductor material positioned above at least a portion of said gate region and above said source region, wherein said second semiconductor material defines said channel region;
- a third semiconductor material positioned above said second semiconductor material and above at least a portion of said gate region and above said source region, said third semiconductor material being doped with a second type of dopant material that is opposite to said first type of dopant material, wherein said third semiconductor material is part of said source region; and
- a gate structure positioned above said first, second and third semiconductor materials in said gate region.
20080079060 | April 3, 2008 | Zhu |
20130320427 | December 5, 2013 | Loh |
20160322479 | November 3, 2016 | Liu et al. |
- Kao et al., “Optimization of Gate-on-Source-Only Tunnel FETs with Counter-Doped Pockets,” IEEE Transactions on Electron Devices, 59:2070-77, Aug. 2012.
- Verhulst et al., “Drain voltage dependent analytical model of tunnel field-effect transistors,” Journal of Applied Physics, 110:024510, 2011.
- Verhulst, “Tunnel field-effect transistors,” IMEC Presentation, Aug. 2012.
- Verreck et al., “Quantum Mechanical Performance Predictions of p-n-i-n. Versus Pocketed Line Tunnel Field-Effect Transistors,”.
- Taiwanese First Office Action dated Apr. 11, 2017 for Taiwanese Patent Application No. 104125199, filed on Aug. 4, 2015.
- Chinese First Office Action dated Feb. 5, 2018 for Chinese Patent Application No. 201510639583.7 filed on Sep. 30, 2015.
Type: Grant
Filed: Sep 13, 2017
Date of Patent: Jul 2, 2019
Patent Publication Number: 20180006143
Assignee: GLOBALFOUNDRIES Inc. (Grand Cayman)
Inventor: Bartlomiej Jan Pawlak (Leuven)
Primary Examiner: Davienne N Monbleau
Assistant Examiner: Leslie Pilar Cruz
Application Number: 15/703,484
International Classification: H01L 21/8234 (20060101); H01L 29/66 (20060101); H01L 29/78 (20060101); H01L 29/165 (20060101); H01L 29/205 (20060101); H01L 29/08 (20060101); H01L 29/10 (20060101); H01L 29/739 (20060101); H01L 29/417 (20060101); H01L 29/267 (20060101);