METAL-INSULATOR-METAL CAPACITOR AND METHOD OF FABRICATION
A method and structure for a MIM capacitor, the structure including: an electronic device, comprising: an interlevel dielectric layer formed on a semiconductor substrate; a copper bottom electrode formed in the interlevel dielectric layer, a top surface of the bottom electrode co-planer with a top surface of the interlevel dielectric layer; a conductive diffusion barrier in direct contact with the top surface of the bottom electrode; a MIM dielectric in direct contact with a top surface of the conductive diffusion barrier; and a top electrode in direct contact with a top surface of the MIM dielectric. The conductive diffusion barrier may be recessed into the copper bottom electrode or an additional recessed conductive diffusion barrier provided. Compatible resistor and alignment mark structures are also disclosed.
Latest IBM Patents:
- INTERACTIVE DATASET EXPLORATION AND PREPROCESSING
- NETWORK SECURITY ASSESSMENT BASED UPON IDENTIFICATION OF AN ADVERSARY
- NON-LINEAR APPROXIMATION ROBUST TO INPUT RANGE OF HOMOMORPHIC ENCRYPTION ANALYTICS
- Back-side memory element with local memory select transistor
- Injection molded solder head with improved sealing performance
The present invention relates to the field of semiconductor structures and processing; more specifically, it relates to a metal-insulator-metal (MIM) capacitor compatible with high K dielectric materials and copper metallurgy and the method of fabricating the MIM.
BACKGROUND OF THE INVENTIONMIM capacitors are increasingly being used in integrated circuits, especially those integrated circuits used in radio frequency (RF) and other high-frequency applications. The requirements for high performance capacitors compatible with ever high frequency applications has driven the industry to use high-k dielectric materials for the insulator in the MIM capacitor. However, high-k dielectrics have serious shortcomings when used in integrated circuits having copper interconnections, most notably the poor resistance to copper diffusion, which can lead to yield or reliability problems. Therefore, there is a need for a MIM structure and fabrication method compatible with copper interconnection technology.
SUMMARY OF INVENTIONA first aspect of the present invention is an electronic device, comprising: an interlevel dielectric layer formed on a semiconductor substrate; a copper bottom electrode formed in the interlevel dielectric layer, a top surface of the bottom electrode co-planer with a top surface of the interlevel dielectric layer; a conductive diffusion barrier in direct contact with the top surface of the bottom electrode; a MIM dielectric in direct contact with a top surface of the conductive diffusion barrier; and a top electrode in direct contact with a top surface of the MIM dielectric.
A second aspect of the present invention is an electronic device, comprising: an interlevel dielectric layer formed on a semiconductor substrate; a copper bottom electrode formed in the interlevel dielectric layer; a conductive diffusion barrier in direct contact with a top surface of the bottom electrode, the top surface of the bottom electrode recessed below a top surface of the interlevel dielectric layer, the top surface of the conductive diffusion barrier co-planer with the top surface of the interlevel dielectric layer; a MIM dielectric in direct contact with a top surface of the conductive diffusion barrier; and a top electrode in direct contact with a top surface of the MIM dielectric.
A third aspect of the present invention is a method of fabricating an electronic device, comprising: (a) providing a semiconductor substrate (b) forming an interlevel dielectric layer on the semiconductor substrate; (c) forming a copper bottom electrode in the interlevel dielectric layer, a top surface of the bottom electrode co-planer with a top surface of the interlevel dielectric layer; (d) forming a conductive diffusion barrier in direct contact with the top surface of the bottom electrode; (e) forming a MIM dielectric in direct contact with a top surface of the conductive diffusion barrier; and (f) forming a top electrode in direct contact with a top surface of the MIM dielectric.
A fourth aspect of the present invention is a method of fabricating an electronic device, comprising: (a) providing a semiconductor substrate; (b) forming an interlevel dielectric layer on the semiconductor substrate; (c) forming a copper bottom electrode in the interlevel dielectric layer; (d) forming a conductive diffusion barrier in direct contact with a top surface of the bottom electrode, the top surface of the bottom electrode recessed below a top surface of the interlevel dielectric layer, the top surface of the conductive diffusion barrier co-planer with the top surface of the interlevel dielectric; (e) forming a MIM dielectric in direct contact with the top surface of the conductive diffusion barrier; and (f) forming a top electrode in direct contact with a top surface of the MIM dielectric.
BRIEF DESCRIPTION OF DRAWINGSThe features of the invention are set forth in the appended claims. The invention itself, however, will be best understood by reference to the following detailed description of an illustrative embodiment when read in conjunction with the accompanying drawings, wherein:
In one example, conductive liner 115 comprises Ta, TaN or combinations of layers thereof. In one example, conductive diffusion barrier 120 includes a layer about 5 to 200 nm in thickness of a refractory metal such as W, Ta or TaN, a conductive material such as WN, TaN, TaSiN, Pt, IrO2 or RuO2 or combinations of layers thereof. In one example, MIM dielectric 130 includes a layer about 2 to 20 nm in thickness of SiO2, Si3N4 or SiC, a high K dielectric such as Ta2O5, BaTiO3, HfO2, ZrO2 or Al2O3, or combinations of layers thereof. In one example, top electrode 140 has a thickness of about 50 to 300 nm and core conductor 155 of top electrode 140 comprises Al or W and top and bottom conductors 160 and 165 comprise TiN or TaN. All embodiments of the present invention utilize these materials in MIM capacitors.
While two ILD levels are illustrated in
In
In
In
In
In
While two ILD levels are illustrated in
In
In
In
In
While two ILD levels are illustrated in
In
In
In
In
In
In
In
In
In
In
While two ILD levels are illustrated in
In
In
In
In
In
While two ILD levels are illustrated in
Thus, the present invention provides a MIM structure and fabrication method compatible with copper interconnection technology as well as compatible resistor and alignment mark structures.
The description of the embodiments of the present invention is given above for the understanding of the present invention. It will be understood that the invention is not limited to the particular embodiments described herein, but is capable of various modifications, rearrangements and substitutions as will now become apparent to those skilled in the art without departing from the scope of the invention. Therefore, it is intended that the following claims cover all such modifications and changes as fall within the true spirit and scope of the invention.
Claims
1. An electronic device, comprising:
- an interlevel dielectric layer formed on a semiconductor substrate;
- a copper bottom electrode formed in said interlevel dielectric layer, a top surface of said copper bottom electrode recessed below a top surface of said interlevel dielectric layer;
- a first conductive diffusion barrier formed on a top surface of said copper bottom electrode, a top surface of said first conductive diffusion barrier co-planar with said top surface of said interlevel dielectric layer;
- a second conductive diffusion barrier in direct contact with said top surface of said first conductive diffusion barrier;
- a MIM dielectric in direct contact with a top surface of said second conductive diffusion barrier; and
- a top electrode in direct contact with a top surface of said MIM dielectric.
2. The electronic device of claim 1, wherein said second conductive diffusion barrier and said MIM dielectric both extend past at least two sides of said first conductive diffusion barrier.
3. The electronic device of claim 1, further including:
- a dielectric diffusion barrier layer formed on said top surface of said interlevel dielectric layer; and
- wherein said top surface of said conductive diffusion barrier is co-planer with a top surface of said dielectric diffusion barrier layer.
4. (Canceled)
5. The electronic device of claim 1, wherein said first and second conductive diffusion barriers each independently comprise about 5 to 200 nm of a refractory metal, W, Ta, TaN, WN, TaN, TaSiN, Pt, IrO2 or RuO2 or combinations thereof.
6. (Canceled)
7. The electronic device of claim 1, wherein said MIM dielectric comprises about 2 to 20 nm of SiO2, Si3N4 or SiC, a high K dielectric, Ta2O5, BaTiO3, HfO2, ZrO2 or Al2O3, or combinations of layers thereof.
8. The electronic device of claim 1, wherein said top electrode comprises Al or W.
9. An electronic device, comprising:
- an interlevel dielectric layer formed on a semiconductor substrate;
- a copper bottom electrode formed in said interlevel dielectric layer;
- a conductive diffusion barrier in direct contact with a top surface of said bottom electrode, said top surface of said bottom electrode recessed below a top surface of said interlevel dielectric layer, said top surface of said conductive diffusion barrier co-planer with said top surface of said interlevel dielectric layer;
- a MIM dielectric in direct contact with a top surface of said conductive diffusion barrier; and
- a top electrode in direct contact with a top surface of said MIM dielectric.
10. The electronic device of claim 9, wherein said said MIM dielectric both extend past at least two sides of said bottom electrode.
11. The electronic device of claim 9, wherein said conductive diffusion barrier comprises about 5 to 200 nm of a refractory metal, W, Ta, TaN, WN, TaN, TaSiN, Pt, IrO2 or RuO2 or combinations thereof.
12. The electronic device of claim 9, wherein said MIM dielectric comprises about 2 to 20 nm of SiO2, Si3N4 or SiC, a high K dielectric, Ta2O5, BaTiO3, HfO2, ZrO2 or Al2O3, or combinations thereof.
13. The electronic device of claim 9, wherein said top electrode comprises Al or W.
14. A method of fabricating an electronic device, comprising:
- (a) providing a semiconductor substrate
- (b) forming an interlevel dielectric layer on said semiconductor substrate;
- (c) forming a copper bottom electrode in said interlevel dielectric layer, a top surface of said copper bottom electrode recessed below a top surface of said interlevel dielectric layer;
- (d) forming a first conductive diffusion barrier in direct contact with said top surface of said copper bottom electrode, a top surface of said first conductive diffusion barrier co-planar with said top surface of said interlevel dielectric layer;
- (e) forming a second conductive diffusion barrier on a top surface of said first conductive diffusion barrier;
- (f) forming a MIM dielectric in direct contact with a top surface of said second conductive diffusion barrier; and
- (g) forming a top electrode in direct contact with a top surface of said MIM dielectric.
15. The method of claim 14, wherein said second conductive diffusion barrier and said MIM dielectric both extend past at least two sides of said first conductive diffusion barrier.
16. The method of claim 14, further including:
- (g) after step (c) forming a dielectric diffusion barrier layer on said top surface of said interlevel dielectric layer; and
- wherein said top surface of said conductive diffusion barrier is co-planer with a top surface of said dielectric diffusion barrier layer.
17. (Canceled)
18. The method of claim 14, wherein said first and second conductive diffusion barriers each independently comprise about 5 to 200 nm of a refractory metal, W, Ta, TaN, WN, TaN, TaSiN, Pt, IrO2 or RuO2 or combinations thereof.
19. (Canceled)
20. The method of claim 14, wherein said MIM dielectric comprises about 2 to 20 nm of SiO2, Si3N4 or SiC, a high K dielectric, Ta2O5, BaTiO3, HfO2, ZrO2 or Al2O3, or combinations thereof.
21. The method of claim 14, wherein said top electrode comprises Al or W.
22. The method of claim 14, wherein:
- step (e) further includes simultaneously forming a resistor on said top surface of said interlevel dielectric layer with said conductive diffusion barrier; and
- step (f) further includes forming said MIM dielectric on a top surface of said resistor.
23. The method of claim 22, wherein said resistor comprises about 5 to 200 nm of a refractory metal, W, Ta, TaN, WN, TaN, TaSiN, Pt, IrO2 or RuO2 or combinations of layers thereof.
24. The method of claim 14, further including (h) after step (g) depositing a reactive ion etch stop layer over all exposed surfaces of said second conductive diffusion barrier, said MIM dielectric, said resistor, said top electrode and said interlevel dielectric layer.
25. A method of fabricating an electronic device, comprising:
- (a) providing a semiconductor substrate;
- (b) forming an interlevel dielectric layer on said semiconductor substrate;
- (c) forming a copper bottom electrode in said interlevel dielectric layer;
- (d) forming a conductive diffusion barrier in direct contact with a top surface of said bottom electrode, said top surface of said bottom electrode recessed below a top surface of said interlevel dielectric layer, said top surface of said conductive diffusion barrier co-planer with said top surface of said interlevel dielectric;
- (e) forming a MIM dielectric in direct contact with said top surface of said conductive diffusion barrier; and
- (f) forming a top electrode in direct contact with a top surface of said MIM dielectric.
26. The method of claim 25, wherein said MIM dielectric both extend past at least two sides of said bottom electrode.
27. The method of claim 25, wherein said conductive diffusion barrier comprises about 5 to 200 nm of a refractory metal, W, Ta, TaN, WN, TaN, TaSiN, Pt, IrO2 or RuO2 or combinations thereof.
28. The method of claim 25, wherein said MIM dielectric comprises about 2 to 20 nm of SiO2, Si3N4 or SiC, a high K dielectric, Ta2O5, BaTiO3, HfO2, ZrO2 or Al2O3, or combinations thereof.
29. The method of claim 25, wherein said top electrode comprises Al or W.
30. The method of claim 25, further including (g) after step (f) depositing a reactive ion etch layer over all exposed surfaces of said conductive diffusion barrier, said MIM dielectric and said interlevel dielectric layer.
31. The electronic device of claim 1, further including a reactive ion etch stop layer over all exposed surfaces of said conductive diffusion barrier, said MIM dielectric, said interlevel dielectric, and said top electrode where said top electrode is not contacted by a conductor formed in a second interlevel dielectric layer formed over said first interlevel dielectric layer.
32. The electronic device of claim 1, wherein at least two sides of said top electrode do not extend past said first conductive diffusion barrier.
33. The method device of claim 14, further including after step (f), (g) forming a reactive ion etch stop layer over all exposed surfaces of said conductive diffusion barrier, said MIM dielectric, said interlevel dielectric, and said top electrode.
34. The method of claim 14, wherein at least two sides of said top electrode do not extend past said first conductive diffusion barrier.
Type: Application
Filed: Sep 30, 2003
Publication Date: Mar 31, 2005
Applicant: INTERNATIONAL BUSINESS MACHINES CORPORATION (Armonk, NY)
Inventors: Douglas Coolbaugh (Essex Junction, VT), Ebenezer Eshun (Essex Junction, VT), Jeffrey Gambino (Westford, VT), Zhong-Xiang He (Essex Junction, VT), Vidhya Ramachandran (Ossining, NY)
Application Number: 10/605,444