LOW RC PRODUCT TRANSISTORS IN SOI SEMICONDUCTOR PROCESS
A semiconductor fabrication process includes forming a transistor gate overlying an SOI wafer having a semiconductor top layer over a buried oxide layer (BOX) over a semiconductor substrate. Source/drain trenches, disposed on either side of the gate, are etched into the BOX layer. Source/drain structures are formed within the trenches. A depth of the source/drain structures is greater than the thickness of the top silicon layer and an upper surface of the source/drain structures coincides approximately with the transistor channel whereby vertical overlap between the source/drain structures and the gate is negligible. The trenches preferably extend through the BOX layer to expose a portion of the silicon substrate. The source/drain structures are preferably formed epitaxially and possibly in two stages including an oxygen rich stage and an oxygen free stage. A thermally anneal between the two epitaxial stages will form an isolation dielectric between the source/drain structure and the substrate.
Latest Patents:
The present invention is in the field of semiconductor fabrication processes and more particularly semiconductor fabrication processes employing silicon-on-insulator (SOI) technology.
RELATED ARTHistorically, transistors in conventional CMOS semiconductor fabrication processes were fabricated as “bulk” transistors, meaning that the source/drain regions and the active channel region were formed in an upper portion of the semiconductor bulk substrate. Bulk transistors suffer from large junction capacitance, which slows devices. SOI technology was developed, at least in part, to address this problem. In an SOI process, the starting material includes a thin semiconductor top layer overlying a buried dielectric layer, sometimes referred to herein as a buried oxide (BOX) layer overlying a semiconductor substrate or bulk. The active devices such as transistors are formed in the thin top layer.
SOI processes improved the junction capacitance problem, but encountered other undesirable effects as the top layer becomes thinner. Specifically, conventional SOI transistors exhibited increased resistance, sometimes denoted as a transistor's external resistance (Rext) due to very thin source/drain regions. Elevated source/drain regions were then proposed and developed to reduce Rext, but the elevated source/drain structure introduced increased capacitive coupling between the source/drain regions and the transistor gate. It would be desirable to implement a SOI technology that includes transistors having low junction capacitance, low external resistance, and low capacitive coupling between source/drain and gate.
BRIEF DESCRIPTION OF THE DRAWINGSThe present invention is illustrated by way of example and not limited by the accompanying figures, in which like references indicate similar elements, and in which:
Skilled artisans appreciate that elements in the figures are illustrated for simplicity and clarity and have not necessarily been drawn to scale. For example, the dimensions of some of the elements in the figures may be exaggerated relative to other elements to help improve the understanding of the embodiments of the present invention.
DETAILED DESCRIPTION OF THE DRAWINGSGenerally speaking, the present invention is concerned with forming transistors in SOI wafer technologies in a manner that reduces junction capacitance and short channel effects while minimizing increases in external resistance and parasitic capacitive coupling. The invention includes the use of source/drain regions that are recessed within the BOX layer to minimize capacitance between source/drain and gate. These regions will be referred to as recessed source/drain regions for simplicity although they may include the extension regions as well. The recessed source/drain regions may include tapered sidewalls to reduce junction capacitance. The source/drain regions are formed epitaxially using the wafer substrate as the epitaxial seed or template. One sequence may include a two-stage or two-step epitaxial process in which an oxygen rich epitaxial layer is formed at the base of the recessed source/drain region (i.e., overlying the substrate) followed by the formation of a “normal” or substantially oxygen-free epitaxial layer. The oxygen in the oxygen rich epitaxial layer facilitates the formation of an oxide between the substrate and the recessed source/drain thereby isolating the source/drain from the substrate.
Turning now to the drawings,
Turning now to
Referring now to
Referring now to
In one embodiment the trenches 120 are at a 90 degree angle with the respect to the substrate surface 102. In the embodiment depicted in
Referring now to
Referring now to
Referring to
Referring now to
Referring now to
The process depicted in
Completion of recessed source/drain structures 130 results in the formation of a transistor 100 as depicted in
Referring now to
Referring to
Referring to
Referring to
Referring to
In the foregoing specification, the invention has been described with reference to specific embodiments. However, one of ordinary skill in the art appreciates that various modifications and changes can be made without departing from the scope of the present invention as set forth in the claims below. For example, the reoxidation process shown in conjunction with the sloped sidewall embodiment of source/drain structures 130 may be used in the vertically sidewalled embodiment. Conversely, the oxide spacer sequence shown in conjunction with the vertical sidewall embodiment of source/drain structures 130 may be used in the sloped sidewall embodiment. Also, the use of a single epitaxial step may be substituted for the sequence of performing an oxygen rich epitaxial step followed by an oxygen free epitaxial step. The single epitaxy embodiment may include a first phase in which an oxygen rich film is grown and a second phase in which an oxygen free film is grown. Alternatively, the single epitaxy step may omit the oxygen rich phase and, instead, isolate the source/drain structures from the substrates by appropriate doping. In addition, whereas specific material and compounds are referred to in the depicted implementations, alternative materials may be used when appropriate. Silicon nitride spacers 116 could, for example, be silicon oxynitride spacers.
Accordingly, the specification and figures are to be regarded in an illustrative rather than a restrictive sense, and all such modifications are intended to be included within the scope of present invention.
Benefits, other advantages, and solutions to problems have been described above with regard to specific embodiments. However, the benefits, advantages, solutions to problems, and any element(s) that may cause any benefit, advantage, or solution to occur or become more pronounced are not to be construed as a critical, required, or essential feature or element of any or all the claims. As used herein, the terms “comprises,” “comprising,” or any other variation thereof, are intended to cover a non-exclusive inclusion, such that a process, method, article, or apparatus that comprises a list of elements does not include only those elements but may include other elements not expressly listed or inherent to such process, method, article, or apparatus.
Claims
1. (canceled)
2. A semiconductor fabrication process, comprising:
- forming a transistor gate structure overlaying a silicon-on-insulator (SOI) wafer, the SOI wafer including an active semiconductor top layer overlying a buried dielectric layer overlying a semiconductor substrate, the transistor sage structure including a gate electrode overlying a gate dielectric overlying a channel region comprised of a portion of the semiconductor ton layer;
- forming source/drain trenches in the buried dielectric layer disposed on either side of the gate structure, wherein the source/drain trenches extend through the buried dielectric layer exposing portions of the underlying semiconductor substrate; and
- forming source/drain structures within, the source/drain trenches by epitaxial growth using the exposed portions of the semiconductor substrate as a seed, wherein an upper surface of the source/drain structure coincides approximately with an upper surface of the channel region;
- where forming the source/drain structures includes forming a first portion of the source/drain structures as an oxygen-rich epitaxial film and forming a second portion of the source/drain structures as a substantially oxygen free epitaxial film.
3. The method of claim 2, further comprising, intermediate between forming the first portion of the source/drain structures and forming the second portion of the source/drain structures, performing a thermal anneal in an oxygen bearing ambient, wherein the thermal anneal results in formation of a dielectric layer disposed between the source/drain structures and the semiconductor substrate.
4. The method of claim 3, further comprising, performing an oxide removal to expose sidewalls of the channel region.
5. The method of claim 2, further comprising, prior to forming the first portion of the source/drain structures, forming spacers on sidewalls of the transistor gate structure and sidewalls of the source/drain trenches.
6. The method of claim 5, further comprising, between forming the first portion of the source/drain structures and the second portion of the source/drain structures, removing exposed portions the sidewall spacers to expose sidewalls of the channel region.
7. The method of claim 2, wherein forming the source/drain trenches includes forming source/drain trenches having substantially vertical sidewalls.
8. The method of claim 2, wherein forming the source/drain trenches includes forming source/drain trenches having sloped sidewalls, the sloped sidewalls forming an angle with an upper surface of the buried dielectric layer in the range of approximately 40 to 80.
9. The method of claim 2, wherein forming the source/drain structures includes forming source/drain structures comprised of a material selected from the group consisting of doped silicon, undoped silicon, doped silicon germanium, and undoped silicon germanium.
10. A semiconductor fabrication process for forming transistors in a silicon-on-insulator wafer having a semiconductor top layer overlying a buried oxide layer overlying a semiconductor substrate, the process comprising:
- forming an active region and transistor gate structure overlying the wafer, the gate structure having a semiconductor portion overlying a gate dielectric;
- forming source/drain trenches, self-aligned to the transistor gate structure, in the top silicon layer, the source/drain trenches including sloped sidewalls and extending through the buried oxide layer thereby exposing a portion of the underlying semiconductor substrate;
- growing from the exposed portion of the semiconductor substrate, an oxygen rich portion of a source/drain structure in the source/drain trenches using a first epitaxial process; and
- growing a substantially oxygen free portion of the source/drain structure in the source/drain trenches using a second epitaxial process, wherein an upper surface of the source/drain structure coincides substantially with the first portion of the semiconductor substrate.
11. The method of claim 10, further comprising performing a thermal anneal between the first and second epitaxial processes to form an isolation dielectric at the interface between the source/drain structures and the underlying silicon substrate.
12. The method of claim 11, further comprising performing an oxide removal step between the thermal anneal and the second epitaxial process.
13. The method of claim 10, wherein the source/drain structures comprise a material selected from the group consisting of doped silicon, undoped silicon, doped silicon germanium, and undoped silicon germanium.
14. (canceled)
15. The method of claim 18, wherein etching the source/drain trenches is performed using the transistor gate structure as a mask wherein the trenches are self-aligned to the gate structure.
16. The method of claim 18, wherein the source/drain trenches extend through the buried oxide layer and expose a portion of the silicon substrate.
17. (canceled)
18. A semiconductor fabrication process, comprising:
- forming a transistor gate structure overlying a silicon on insulator wafer, the wafer including a silicon ton layer overlying a buried oxide layer overlying a silicon substrate;
- etching source/drain trenches, disposed on either side of the transistor gate structure, into the buried oxide layer; and
- forming conductive source/drain structures within the trenches, wherein a depth of the source/drain structures is greater than the thickness of the top silicon layer and wherein an upper surface of the source/drain structures coincides with an upper surface of the silicon top layer underlying the transistor gate structure;
- wherein forming the conductive source/drain structures comprises forming the source/drain structures epitaxially; and
- wherein Conning the source/drain structures epitaxially includes performing a first epitaxial process using an oxygen rich ambient to produce an oxygen rich silicon epitaxial layer in a lower portion of the source/drain structures.
19. The method of claim 18, wherein forming the source/drain structures further includes thermally annealing the wafer to form an oxide between the lower portion of the source/drain structures and the underlying silicon followed by performing an oxide removal process to expose an upper surface of the silicon epitaxial layer and a portion of the silicon top layer underlying the transistor gate structure.
20. The method of claim 19, wherein forming the source/drain structures further includes performing a second epitaxial process using a substantially oxygen free ambient, wherein the second epitaxial layer connects with the portion of the silicon top layer underlying the transistor gate structure.
Type: Application
Filed: Oct 15, 2004
Publication Date: Apr 20, 2006
Applicant:
Inventors: Alexander Barr (Crolles), Olubunmi Adetutu (Austin, TX), Bich-Yen Nguyen (Austin, TX), Marius Orlowski (Austin, TX), Mariam Sadaka (Austin, TX), Voon-Yew Thean (Austin, TX), Ted White (Austin, TX)
Application Number: 10/965,964
International Classification: H01L 21/336 (20060101);