METHOD FOR FORMING RECESSES
A method for forming a recess. The method includes providing a substrate with two protrusions having a first side wall and a second side wall opposite to the first side wall disposed above the substrate, conformally forming a mask layer on the substrate and the protrusions, tilt implanting the mask layer with a first angle using a first implanting mask adjacent to the first side wall of the protrusions, tilt implanting the mask layer with a second angle using a second implanting mask adjacent to the second side wall of the protrusions, removing implanted portions of the mask layer to form a patterned mask layer, and etching the substrate using the patterned mask layer, thereby forming a recess, wherein distances from the recess to the two protrusions, respectively, are different.
Latest NANYA TECHNOLOGY CORPORATION Patents:
- Anti-Fuse Device by Ferroelectric Characteristic
- Semiconductor device with programmable structure and method for fabricating the same
- Method for determining a status of a fuse element
- Multi-stacking carrier structure and method for fabricating the same
- Semiconductor device with composite word line structure and method for fabricating the same
The present invention relates to a method for forming a semiconductor structure, and more specifically to a method for forming a recess.
Recently, as fabrication techniques for semiconductor integrated circuits have developed, the number of elements in a chip has increased. Element size has decreased as integration density has increased. For example, the area of memory cells in a memory must be continuously reduced to support a larger number of memory cells, thereby increasing density. Conventional planar transistors such as metal oxide semiconductor field effect transistors (MOSFETs), however, occupy a large amount of surface area on a chip, substantially reducing the available area thereon.
Since the scalability of planar transistors in memory devices is severely limited, memory cells have looked toward utilization of vertical transistors. Vertical transistors are promising candidates for scalability, especially below minimum feature sizes of 100 nm.
Typically, as shown in
Thus, it is necessary to develop a method providing a precise alignment control among semiconductor elements, in particular, the distances between a recessed gate and deep trenches and enlarging the margin of contact slit.
SUMMARYThe invention provides a method for forming a recess. A substrate with two protrusions disposed above the substrate is provided. Each protrusion has a first side wall and a second side wall opposite to the first side wall. A mask layer is conformally formed on the substrate and the protrusions. The mask layer is then tilt-implanted with a first angle using a first implanting mask adjacent to the first side wall of the protrusions. The mask layer is then tilt-implanted again with a second angle using a second implanting mask adjacent to the second side wall of the protrusions. Implanted portions of the mask layer are removed to form a patterned mask layer. The substrate is etched using the patterned mask layer to form a recess.
A detailed description is given in the following embodiments with reference to the accompanying drawings.
BRIEF DESCRIPTION OF THE DRAWINGSThe present invention can be more fully understood by reading the subsequent detailed description and examples with references made to the accompanying drawings, wherein:
FIGS. 2A˜2K are cross sections of the method for forming a recess of the invention.
DETAILED DESCRIPTIONFIGS. 2A˜2K illustrate cross sections of the method for forming a recess according to the invention.
Referring to
Referring to
Referring to
Referring to
Referring to
Another tilt-implanting process is performed. A second photoresist layer 122 is formed over the substrate 100 and the trench capacitor devices 102 and recessed to level with or below top surfaces 116 of the trench capacitor devices 102 by the similar processes, as shown in
Referring to
Referring to
The first mask layer 110 uncovered by non-implanted second mask layer 112 is then removed to form a patterned mask layer, exposing a substrate area 128, as shown in
Referring to
A gate oxide 132 and a recessed gate 134 are finally formed in the recess 130 and source/drain 136/138 is formed in the predetermined area 108 using methods known in the art. A contact 148 may further be formed within the larger one of the two regions (142 and 144), such as the first region 142, through a dielectric layer 146, enlarging the contact slit width.
The invention provides a precious self alignment method for forming a recessed gate between deep trenches by tilt-implanting with different angles using a photoresist layer as an implanting mask. Also, the non balance recess position can substantially enlarge the contact slit margin, avoiding contact failure.
Although the above embodiment is illustrated by a process for forming a recess in a memory cell, the invention is not limited thereto. One skilled in the art can appreciate that the invention may apply to any devices requiring a precise opening.
While the invention has been described by way of example and in terms of preferred embodiment, it is to be understood that the invention is not limited thereto. To the contrary, it is intended to cover various modifications and similar arrangements (as would be apparent to those skilled in the art). Therefore, the scope of the appended claims should be accorded the broadest interpretation so as to encompass all such modifications and similar arrangements.
Claims
1. A method for forming a recess, comprising:
- providing a substrate with two protrusions disposed above the substrate, wherein each protrusion comprises a first side wall and a second side wall opposite to the first side wall;
- conformally forming a mask layer on the substrate and the protrusions;
- tilt implanting the mask layer with a first angle using a first implanting mask adjacent to the first side wall of the protrusions;
- tilt implanting the mask layer with a second angle using a second implanting mask adjacent to the second side wall of the protrusions;
- removing implanted portions of the mask layer to form a patterned mask layer; and
- etching the substrate using the patterned mask layer, thereby forming a recess, wherein distances from the recess to the two protrusions, respectively, are different.
2. The method as claimed in claim 1, wherein the protrusions are single side buried strap isolations.
3. The method as claimed in claim 1, wherein the mask layer comprises a first mask layer and a second mask layer overlying the first mask layer.
4. The method as claimed in claim 3, wherein the first mask layer is a silicon nitride layer.
5. The method as claimed in claim 3, wherein the second mask layer is a silicon oxide layer.
6. The method as claimed in claim 1, wherein the first and second implanting masks are photoresist layers.
7. The method as claimed in claim 1, wherein the mask layer is implanted with BF2.
8. The method as claimed in claim 1, wherein the second angle is larger than the first angle.
9. The method as claimed in claim 1, further comprising forming a recessed gate in the recess.
10. A method for forming a recess in fabrication of a memory cell, comprising:
- providing a substrate with two trench capacitor devices defining a predetermined area therebetween, wherein upper portions of the trench capacitor devices are revealed;
- conformally forming a mask layer on the substrate and the trench capacitor devices;
- forming a first implanting mask on one side of the predetermined area;
- tilt implanting the mask layer with a first angle using the first implanting mask;
- forming a second implanting mask on the other side of the predetermined area;
- tilt implanting the mask layer with a second angle using the second implanting mask;
- removing implanted portions of the mask layer to form a patterned mask layer;
- etching the substrate using the patterned mask layer, thereby forming a recess, wherein distances from the recess to the two trench capacitor devices, respectively, are different; and
- forming a recessed gate in the recess.
11. The method as claimed in claim 10, wherein the upper portion is a single side buried strap isolation of the trench capacitor device.
12. The method as claimed in claim 10, wherein the mask layer comprises a first mask layer and a second mask layer overlying the first mask layer.
13. The method as claimed in claim 12, wherein the first mask layer is a silicon nitride layer.
14. The method as claimed in claim 12, wherein the second mask layer is a silicon oxide layer.
15. The method as claimed in claim 10, wherein the first and second implanting masks are photoresist layers.
16. The method as claimed in claim 10, wherein forming the first implanting mask comprises steps of:
- forming a first photoresist layer over the substrate and the trench capacitor devices;
- recessing the first photoresist layer to be level with or below top surfaces of the trench capacitor devices; and
- patterning the first photoresist layer to form a first implanting mask on one side of the predetermined area.
17. The method as claimed in claim 10, wherein forming the second implanting mask comprises steps of:
- forming a second photoresist layer over the substrate and the trench capacitor devices;
- recessing the second photoresist layer to be level with or below top surfaces of the trench capacitor devices; and
- patterning the second photoresist layer to form a second implanting mask on one side of the predetermined area.
18. The method as claimed in claim 10, wherein the mask layer is implanted with BF2.
19. The method as claimed in claim 10, wherein the second angle is larger than the first angle.
Type: Application
Filed: Aug 2, 2005
Publication Date: Feb 8, 2007
Applicant: NANYA TECHNOLOGY CORPORATION (TAOYUAN)
Inventors: Pei-Ing Lee (Changhua County), Chung-Yuan Lee (Taoyuan City), Chien-Li Cheng (Hsinchu City)
Application Number: 11/195,293
International Classification: H01L 21/311 (20060101); H01L 21/302 (20060101);