METHOD OF MANUFACTURING NANO SCALE SEMICONDUCTOR DEVICE USING NANO PARTICLES
Provided is a method of manufacturing a nano scale semiconductor device, such as a nano scale P-N junction device or a CMOS using nano particles without using a mask or a fine pattern. The method includes dispersing uniformly a plurality of nano particles on a semiconductor substrate, forming an insulating layer covering the nano particles on the semiconductor substrate, partly removing the upper surfaces of the nano particles and the insulating layer, selectively removing the nano particles from the insulating layer, and partly forming doped semiconductor layers in the semiconductor substrate by partly doping the semiconductor substrate through spaces formed by removing the nano particles.
Latest Samsung Electronics Patents:
- Multi-device integration with hearable for managing hearing disorders
- Display device
- Electronic device for performing conditional handover and method of operating the same
- Display device and method of manufacturing display device
- Device and method for supporting federated network slicing amongst PLMN operators in wireless communication system
This application claims the priority of Korean Patent Application No. 10-2004-0097594, filed on Nov. 25, 2004, in the Korean Intellectual Property Office, the disclosure of which is incorporated herein in its entirety by reference.
BACKGROUND OF THE INVENTION1. Field of the Invention
The present invention relates to a method of manufacturing nano scale semiconductor devices using nano particles, and more particularly, to a method of manufacturing nano scale semiconductor devices such as P-N junction device or Complementary Metal-Oxide Semiconductors (CMOS) using nano particles without a mask or a fine pattern.
2. Description of the Related Art
As the increase in the semiconductor technologies, the integration density of semiconductor devices increases. The micro lithography technique largely contributed to the high integration of the semiconductor devices. However, the basic technologies for manufacturing the semiconductor devices do not have changed significantly. That is, material layers were stacked on a substrate, and after forming a mask using a photoresist on the material layer, the mask was patterned through a micro lithography process. Afterward, the mask and the material layer were selectively etched under an appropriate gas atmosphere. The research for increasing the integration density of a semiconductor device is mainly concentrated on the technique for fine patterning a mask using a light source having a short wavelength and the technique for etching appropriately the fine pattern.
However, there is a limit to the technique for fine patterning a mask using the optical technique. At the present time, it is prevailed to manufacturing a semiconductor device having a line width of 90 nm, and there are many difficulties to pattern below that level. Accordingly, a new technique to increase the integration density of a semiconductor device is needed. The new technique for manufacturing semiconductor devices is a manufacturing technique using nano particles.
The method of manufacturing a nano structure has been disclosed in U.S. Pat. No. 4,407,695 in “Natural lithographic fabrication of microstructures over large areas”. According to the U.S. Pat. No. 4,407,695, as depicted in
However, in the U.S. Pat. No. 4,407,695, the nano particles are used only as masks. Therefore, the method proposed in the U.S. Pat. No. 4,407,695 can only a simple structure as depicted in
The present invention provides a method of manufacturing nano scale semiconductor devices, such as a nano scale P-N junction device or a nano scale CMOS without a fine pattern or a mask.
The present invention also provides a simple method of manufacturing semiconductor devices without a mask or a fine pattern.
According to an aspect of the present invention, there is provided a method of manufacturing a nano scale semiconductor, the method comprising: dispersing uniformly a plurality of nano particles on a semiconductor substrate; forming an insulating layer covering the nano particles on the semiconductor substrate; partly removing upper surfaces of the nano particles and the insulating layer; selectively removing the nano particles in the insulating layers; and partly forming doped semiconductor layers in the semiconductor substrate by partly doping the semiconductor substrate through spaces formed by removing the nano particles.
Here, the diameter of the nano particles is less than 30 nm, and the nano particles are formed one of a metal material and a semiconductor.
The method can further comprise expanding the exposed portions of the semiconductor substrate to the outside by partly removing lower parts of side walls of the insulating layer where the nano particles are removed after selectively removing the nano particles in the insulating layer.
The partly doping of the semiconductor substrate is performed by injecting or diffusing a dopant in the semiconductor substrate.
At this time, the semiconductor substrate can be a p-type semiconductor substrate and the doped semiconductor layers in the semiconductor substrate are n-type semiconductor layers. Also, the semiconductor substrate can be an n-type semiconductor substrate and the doped semiconductor layers in the semiconductor substrate are p-type semiconductor layers.
The method of manufacturing a semiconductor device can further comprise: forming metal layers on upper surfaces of the doped semiconductor layers; exposing the semiconductor substrate by selectively removing the insulating layer; depositing a dielectric layer having a uniform thickness on the semiconductor substrate, upper and side surfaces of the metal layers; depositing a polycrystalline silicon layer on the dielectric layer; and removing the dielectric layer and the polycrystalline silicon layer until the metal layer is exposed.
Here, the forming a metal layer on an upper surface of the doped semiconductor layers includes: depositing a metal material on an entire surface of the doped semiconductor layers and the insulating layer; and removing and planarizing the metal material until the insulating layer is exposed.
The depositing a dielectric layer in a uniform thickness on an upper surface of the semiconductor substrate and the metal layers and side surfaces of the metal layers is performed using an atomic layer deposition (ALD) technique.
BRIEF DESCRIPTION OF THE DRAWINGSThe above and other features and advantages of the present invention will become more apparent by describing in detail exemplary embodiments thereof with reference to the attached drawings in which:
The present invention will now be described more fully with reference to the accompanying drawings in which exemplary embodiments of the invention are shown.
Referring to
In the conventional art, to produce the above nano structure, complicated processes must be performed. That is, a p-type semiconductor layer or an n-type semiconductor layer is formed on a substrate and finely patterned the semiconductor layer using a micro lithography process, and then, an insulating material is filled the pattern. However, in the present invention, unlike the conventional art, no micro lithography process is performed. Therefore, the present invention is cheaper than the conventional. Moreover, the present invention can pattern a p-type semiconductor layer or an n-type semiconductor layer to a few nm by selecting an appropriate diameter of the nano particles 11 and the distance between the nano particles 11, whereas, in the conventional art, a width of less than 90 nm was impossible.
A method of manufacturing a semiconductor device using the above described concept will now be described.
Referring to
Referring to
The exposed substrate 20 is partly doped with a p-type dopant by injecting or diffusing an appropriate p-type dopant. The dopant can be boron (B). Then, as depicted in
In the present invention, a p-type semiconductor layer 25 is formed in the n-type substrate 20, but the present invention is not limited thereto. That is, an n-type semiconductor layer can be formed in the p-type substrate 20, and in this case, the dopant can be phosphorus (P).
As described above, nano scale junction device formed without a mask or a fine pattern can be used to an LED 30 as depicted in
Referring to
Afterward, as depicted in
As depicted in
Referring to
As described above, according to the present invention, a semiconductor can be manufactured without using lithography, which is a complicated, time consuming, and expensive. Also, according to the present invention, it is impossible to manufacture a device having a line width of less than 30 nm, far below the 90 nm limit of current technology. Therefore, the integration density of a semiconductor device can be greatly increased.
While the present invention has been particularly shown and described with reference to exemplary embodiments thereof, it will be understood by those of ordinary skill in the art that various changes in form and details may be made therein without departing from the spirit and scope of the present invention as defined by the following claims.
Claims
1. A method of manufacturing a nano scale semiconductor, the method comprising:
- dispersing uniformly a plurality of nano particles on a semiconductor substrate;
- forming an insulating layer covering the nano particles on the semiconductor substrate;
- partly removing upper surfaces of the nano particles and the insulating layer;
- selectively removing the nano particles from the insulating layer; and
- partly forming doped semiconductor layers in the semiconductor substrate by doping the semiconductor substrate through spaces formed by removing the nano particles.
2. The method of claim 1, wherein the diameter of the nano particles is less than 30 nm.
3. The method of claim 2, wherein the nano particles are formed of a metal material or a semiconductor.
4. The method of claim 1, wherein the partly removing the upper surfaces of the nano particles and the insulating layer is performed until the upper hemispheres of the nano particles is removed.
5. The method of claim 1 further comprising expanding the exposed portions of the semiconductor substrate by partly removing the lower parts of the side walls of the insulating layer where the nano particles were removed after selectively removing the nano particles in the insulating layer.
6. The method of claim 5, wherein the removing a portion of the insulating layer from where the nano particles are removed is performed by dry etching.
7. The method of claim 1, wherein the partly doping of the semiconductor substrate is performed by injecting or diffusing a dopant in the semiconductor substrate.
8. The method of claim 1, wherein the semiconductor substrate is a p-type semiconductor substrate and the partly doped semiconductor layers in the semiconductor substrate are n-type semiconductor layers.
9. The method of claim 1, wherein the semiconductor substrate is an n-type semiconductor substrate and the partly doped semiconductor layers in the semiconductor substrate are p-type semiconductor layers.
10. A method of manufacturing a nano scale semiconductor device, the method comprising:
- dispersing uniformly a plurality of nano particles on a semiconductor substrate;
- forming an insulating layer covering the nano particles on the semiconductor substrate;
- partly removing the upper surfaces of the nano particles and the insulating layer;
- selectively removing the nano particles in the insulating layer; and
- partly forming doped semiconductor layers in the semiconductor substrate by doping the semiconductor substrate through spaces formed by removing the nano particles;
- forming metal layers on upper surfaces of the doped semiconductor layers;
- exposing the semiconductor substrate by selectively removing the insulating layer;
- depositing a dielectric layer having a uniform thickness on the semiconductor substrate, upper and side surfaces of the metal layers;
- depositing a polycrystalline silicon layer on the dielectric layer; and
- removing the dielectric layer and the polycrystalline silicon layer until the metal layer is exposed.
11. The method of claim 10, wherein the diameter of the nano particles is less than 30 nm.
12. The method of claim 11, wherein the nano particles are formed one of a metal material and a semiconductor.
13. The method of claim 10, wherein the partly removing of the upper surfaces of the nano particles and the insulating layer is performed until the upper hemispheres of the nano particle balls is removed.
14. The method of claim 10 further comprising expanding the exposed portions of the substrate by partly removing the lower parts of the side walls of the insulating layer where the nano particles are removed, after selectively removing the nano particles in the insulating layer.
15. The method of claim 14, wherein the partly removing of the insulating layer from where the nano particles were removed is performed by dry etching.
16. The method of claim 10, wherein the partly doping the semiconductor substrate is performed by injecting or diffusing a dopant in the semiconductor substrate.
17. The method of claim 10, wherein the semiconductor substrate is a p-type semiconductor substrate and the partly doped semiconductor layers in the semiconductor substrate are n-type semiconductor layers.
18. The method of claim 10, wherein the semiconductor substrate is an n-type semiconductor substrate and the partly doped semiconductor layers in the semiconductor substrate are p-type semiconductor layers.
19. The method of claim 10, wherein the formation of a metal layer on an upper surface of the doped semiconductor layers includes:
- depositing a metal material on an entire surface of the doped semiconductor layers and the insulating layer; and
- removing and planarizing the metal material until the insulating layer is exposed.
20. The method of claim 10, wherein the deposition of a dielectric layer to a uniform thickness on an upper surface of the semiconductor substrate and the metal layers and side surfaces of the metal layers is performed using an atomic layer deposition (ALD).
21. The method of claim 20, wherein the dielectric layer is a metal oxide having a high dielectric constant.
Type: Application
Filed: Oct 3, 2005
Publication Date: Mar 8, 2007
Applicant: SAMSUNG ELECTRONICS CO., LTD. (Gyeonggi-do)
Inventors: Hoon Kim (Gyeonggi-do), In-jae Song (Gyeonggi-do), Won-joo Kim (Gyeonggi-do), Byoung-lyong Choi (Seoul)
Application Number: 11/240,473
International Classification: H01L 21/338 (20060101); H01L 21/461 (20060101);