Thin film transistor array substrate and manufacturing method thereof
A thin film transistor array substrate and the manufacturing method thereof are disclosed herein. A first patterned metal layer, an insulating layer, a patterned layer, and a second patterned metal layer are sequentially formed on a substrate. Then, a plurality of scan lines and a plurality of source lines are disposed on the substrate and define a plurality of pixel regions. A plurality of the storage capacitance lines are disposed on the substrate in a direction extending along the scan lines and across the pixel regions, wherein each of the storage capacitance lines is essentially perpendicular to each of the source lines and to form a cross portion. A plurality of patterned thin films are disposed on the storage capacitance lines and above the cross portion.
Latest Patents:
1. Field of the Invention
The present invention generally relates to a liquid crystal display device, and more particularly relates to a thin film transistor (TFT) array substrate for the liquid crystal display device and the manufacturing method thereof.
2. Description of the Prior Art
Due to the fact that the complex metal is used, it is difficult to control a good profile of the taper angle because of the etching rate of different materials so as to easily cause the undercut effect. Such as shown in
In order to solve the mentioned problem, one object of the present invention is to provide a thin film transistor array substrate and the manufacturing method thereof. It utilizes a patterned thin film disposed at the cross portion of the source lines and the Cs lines and between two layers so as to solve the short problem at the cross portion.
Another object of the present invention is to provide a thin film transistor array substrate and the manufacturing method thereof. It only needs to add a pattern in the second photo-mask to dispose a plurality of patterned thin films at the cross portion of the source lines and the Cs lines without using the extra photo-mask in the process and effectively prevent the short problem causing from the rip of the insulating layer at the cross portion of the source lines and the Cs lines.
Further object of the present invention is to provide a thin film transistor array substrate and the manufacturing method thereof. The structure of the cross portion of the source lines and the Cs lines is improved to effectively enhance the yield rate of the product and can apply to the liquid crystal display device with all kinds of size.
The other object of the present invention is to provide a thin film transistor array substrate and the manufacturing method thereof. It utilizes a patterned thin film arranged at the cross portion of source lines and scan lines and between two layers so as to solve the short problem between source lines and scan lines.
Furthermore object of the present invention is to provide a thin film transistor array substrate and the manufacturing method thereof. It can reduce the frequency for the laser repair and the array testing time to effectively control the product yield without changing the process conditions.
Accordingly, one embodiment of the present invention provides a thin film transistor array substrate including: a substrate; a plurality of scan lines and a plurality of source lines disposed on the substrate, and define a plurality of pixel regions on the substrate; a plurality of storage capacitance lines disposed on the substrate in a direction extending along the scan lines and across the pixel regions, each of the storage capacitance lines is essentially perpendicular to each of the source lines and to form a cross portion; and a plurality of patterned thin films disposed on those storage capacitance lines and above the cross portion.
Another embodiment of the present invention provides a manufacturing method of a thin film transistor array substrate. The manufacturing method includes: forming a first patterned metal layer on a substrate to define a plurality of scan lines and a plurality of storage capacitance lines, the storage capacitance lines disposed in a direction extending along the scan lines; forming an insulating layer on the first patterned metal layer; forming a second patterned metal layer to define a plurality of source lines, the source lines and the scan line define a plurality of pixel regions, and each of the storage capacitance lines is essentially perpendicular to each of the source lines and to form a cross portion; and forming a patterned layer on the insulating layer to define a plurality of patterned thin films disposed on the storage capacitance lines and above the cross portion.
The foregoing aspects and many of the accompanying advantages of this invention will become more readily appreciated as the same becomes better understood by reference to the following detailed description, when taken in conjunction with the accompanying drawings, wherein:
Following the foregoing, in the present embodiment, the scan lines 202 and the Cs lines 204 are simultaneously formed in the same process. After, an insulating layer (not shown
In one embodiment, the manufacturing method of TFT array substrate is sequentially forming a first patterned metal layer, an insulating layer, a patterned layer and a second patterned metal layer on a substrate. The first patterned metal layer is defined the scan lines and the Cs lines, and the second patterned metal layer is defined source lines. The description of the further layout of the pixel of the TFT array substrate is the same as the mentioned above.
Referring to
Accordingly, one of features is to utilize the layer originally formed between the first patterned metal layer and the second patterned metal layer of the TFT array substrate, except for the insulating layer, to further improve the isolation at the cross portion therebetween. The original layer is further disposed a patterned thin film on the insulating layer on the Cs line at the cross portion of the source line and the Cs line to provide the isolation and to prevent the short problem at the cross portion. Such as shown in
To sum up the forgoing, the present invention utilizes a patterned thin film disposed on the Cs lines at the cross portion of the source lines and the Cs lines and between two layers to completely solve the short problem at the cross portion. The present prevents the short problem causing from the rip of the insulating layer at the cross portion by adding a pattern in the second photo-mask to arrange a plurality of patterned thin films at the cross portion without using the extra photo-mask in the process. The structure of the cross portion of the source lines and the Cs lines is improved to effectively control and enhance the yield of the product without changing process conditions and can apply to the liquid crystal display device with all kinds of size and can reduce the frequency for the laser repair and the array test time.
While the present invention is susceptible to various modifications and alternative forms, a specific example thereof has been shown in the drawings and is herein described in detail. It should be understood, however, that the invention is not to be limited to the particular form disclosed, but to the contrary, the invention is to cover all modifications, equivalents, and alternatives falling within the spirit and scope of the appended claims.
Claims
1. A thin film transistor array substrate comprising:
- a substrate;
- a plurality of scan lines and a plurality of source lines disposed on the substrate, and define a plurality of pixel regions on the substrate;
- a plurality of storage capacitance lines disposed on the substrate in a direction extending along the scan lines and across the pixel regions, each of the storage capacitance lines is essentially perpendicular to each of the source lines and to form a cross portion; and
- a plurality of patterned thin films disposed on the storage capacitance lines and above the cross portion.
2. The thin film transistor array substrate according to claim 1, further comprising an insulating layer disposed on the scan lines and the storage capacitance lines.
3. The thin film transistor array substrate according to claim 2, wherein the patterned thin films are disposed on the insulating layer.
4. The thin film transistor array substrate according to claim 1, wherein the patterned thin films are further disposed on the scan lines and above a cross portion of the scan lines and the source lines.
5. The thin film transistor array substrate according to claim 1, wherein each of the pixel regions comprises a pixel electrode.
6. The thin film transistor array substrate according to claim 5, wherein each of the pixel regions further comprises a transistor electrically connected with the pixel electrode.
7. A manufacturing method of a thin film transistor array substrate, comprising:
- forming a first patterned metal layer on a substrate to define a plurality of scan lines and a plurality of storage capacitance lines, the storage capacitance lines disposed in a direction extending along the scan lines;
- forming an insulating layer on the first patterned metal layer;
- forming a second patterned metal layer to define a plurality of source lines, the source lines and the scan line define a plurality of pixel regions, and each of the storage capacitance lines is essentially perpendicular to each of the source lines and to form a cross portion; and
- forming a patterned layer on the insulating layer to define a plurality of patterned thin films disposed on the storage capacitance lines and above the cross portion.
8. The manufacturing method of a thin film transistor array substrate according to claim 7, further comprising the step of forming a plurality of pixel electrodes in the pixel regions.
9. The manufacturing method of a thin film transistor array substrate according to claim 8, further comprising the step of forming a plurality of transistors in the pixel regions to electrically connect with the pixel electrodes.
10. The manufacturing method of a thin film transistor array substrate according to claim 9, further comprising the step of forming each source electrode and each drain electrode of the transistors at the second patterned metal layer.
11. The manufacturing method of a thin film transistor array substrate according to claim 9, further comprising the step of forming an ohmic contact thin film for each of the transistors at the patterned layer.
12. The manufacturing method of a thin film transistor array substrate according to claim 7, further comprising the step of forming the patterned thin films on the scan lines at a cross portion of the scan lines and the source lines to cover the cross portion.
Type: Application
Filed: Jan 4, 2007
Publication Date: Mar 6, 2008
Applicant:
Inventors: Jun-Yao Huang (Padeh City), Kuang-Cheng Fu (Padeh City), Jen-Chieh Lin (Padeh City), Chin-Lung Yeh (Padeh City)
Application Number: 11/649,238
International Classification: H01L 29/04 (20060101);