Methods of Manufacturing Non-Volatile Memory Devices
In a method of manufacturing a non-volatile memory device, a conductive structure is formed on a substrate. The conductive structure includes a tunnel oxide pattern, a first conductive pattern, a pad oxide pattern and a hard mask pattern. A trench is formed on the substrate using the conductive structure as an etching mask. An inner oxide layer is formed on an inner wall of the trench and sidewalls of the tunnel oxide pattern and the first conductive pattern. The inner oxide layer is cured, thereby forming a silicon nitride layer on the inner oxide layer. A device isolation pattern is formed in the trench, and the hard mask pattern and the pad oxide pattern are removed from the substrate. A dielectric layer and a second conductive pattern are formed on the substrate. Accordingly, the silicon nitride layer prevents-hydrogen (H) atoms from leaking into the device isolation pattern.
Latest Patents:
This application claims priority under 35 USC §119 to Korean Patent Application No. 2006-97260 filed on Oct. 2, 2006, the contents of which are hereby incorporated herein by reference.
FIELD OF THE INVENTIONThe present invention relates to methods of forming integrated circuit devices and, more particularly, to methods of forming non-volatile memory devices.
BACKGROUND OF THE INVENTIONA non-volatile memory device has characteristics in that data may be stored and erased by an electric operation, yet the data is not erased even when the power is turned off. Thus, the non-volatile memory device has been widely used in applications such as digital cellular phones, digital cameras, and local area network (LAN) switches. A unit cell of the non-volatile memory device may be classified into a NAND type or a NOR type. A NAND type non-volatile memory device (NAND memory) advantageously has a high integration density, and a NOR type non-volatile memory device (NOR memory) advantageously has a high operation speed. Because of these characteristics, the NAND memory has been widely used in the appliances requiring a high integration density rather than a high operation speed, whereas the NOR memory has been widely used in the appliances requiring a high operation speed rather than a high integration density.
The unit cell of the non-volatile memory device includes a tunnel oxide layer, a floating gate, a dielectric layer and a control gate that are sequentially stacked on a substrate. A threshold voltage of the unit cell is varied as electrons are transferred into or from the floating gate, and data is stored into the memory device using the variation of the threshold voltage. The transfer of electrons into the floating gate is performed by an injection of hot electrons having excessive energy from a channel into the floating gate or a Fowler-Nordheim tunneling, and the transfer of the electrons from the floating gate is performed by a Fowler-Nordheim tunneling.
Continuously performing erase and program operations using the non-volatile memory device requires a repetitive transfer of the electrons between the channel and the floating gate. Therefore, the characteristics of the substrate around the channel and the tunnel oxide layer may influence reliability and endurance of the memory device.
In particular, when an interface trap is formed between the tunnel oxide layer and the substrate, electrons may become trapped. As a result, electrons may not be sufficiently injected into the floating gate when data is stored into the memory device, and electrons may not be sufficiently discharged from the floating gate to the substrate when data is erased from the memory device. Accordingly, research has been conducted for reducing the interface traps between the tunnel oxide layer and the substrate. For example, Korean Patent Laid-Open Publication No. 2006-78858 discloses a method of processing a substrate to reduce the interface trap density. Particularly, a surface of the substrate is passivated with hydrogen (H), and accordingly, dangling bonds on the surface of the substrate are reacted with hydrogen atoms (H), to thereby produce a chemical bond of SiH or SiOH on the surface of the substrate. As a result, most of the interface traps are eliminated from the surface of the substrate.
However, when a non-volatile memory device is formed on the substrate passivated with hydrogen and is continuously operated by an injection and a discharge of electrons between the substrate and the floating gate through the channel, the chemical bond of SiH or SiOH may be broken and the hydrogen atoms of the chemical bond of SiH or SiOH may leak onto an insulation layer defining an active region of the substrate on which various conductive structures are formed (i.e., a device isolation layer). These leaked hydrogen atoms may deteriorate reliability and endurance of the non-volatile memory device.
SUMMARY OF THE INVENTIONEmbodiments of the present invention include methods of forming non-volatile memory devices by forming a tunnel oxide layer pattern and a floating gate electrode pattern on a semiconductor substrate and forming a trench in a portion of the semiconductor substrate extending adjacent the floating gate electrode pattern. This trench is formed at a width and depth sufficient to support a trench isolation region (e.g. shallow trench isolation (STI) region). An electrically insulating layer is formed to line the sidewalls and bottom of the trench. This electrically insulating layer may be formed using an insulating layer deposition technique or a thermal oxidation technique, for example. The electrically insulating layer is then cured for a sufficient duration to increase a degree of impermeability of hydrogen (H) atoms therein. The trench is then filled with an electrical isolation region that extends on the cured electrically insulating layer. Steps may then be performed to form a control gate electrode pattern on the floating gate electrode pattern. Additional steps (e.g., back-end processing steps) may also be performed to complete the non-volatile memory device.
According to additional aspects of these embodiments, the curing of the electrically insulating layer includes nitrating the electrically insulating layer to form a silicon nitride layer on the electrically insulating layer. Here, the nitrating of the electrically insulating layer may include nitrating the electrically insulating layer by performing a plasma nitration process on the electrically insulating layer at a temperature in a range from about 15° C. to about 100° C. According to additional embodiments of the invention, the curing of the electrically insulating layer includes annealing the electrically insulating layer using a gas containing nitrogen, deuterium, fluorine and/or chlorine.
Still additional embodiments of the invention include forming a non-volatile memory device by forming a trench in a portion of a semiconductor substrate and forming an electrically insulating layer on a sidewall of the trench. The electrically insulating layer is cured for a sufficient duration to increase a degree of impermeability of hydrogen atoms therein. The trench is filled with an electrical isolation region that extends on the cured electrically insulating layer and protrudes vertically relative to a surface of the semiconductor substrate. A tunnel oxide layer is then formed on the surface of the semiconductor substrate, at a location adjacent the cured electrically insulating layer. In addition, a floating gate electrode pattern is formed that extends on the tunnel oxide layer and on a sidewall of a vertically protruding portion of the electrical isolation region. This step of forming a tunnel oxide layer may include thermally oxidizing the surface of the semiconductor substrate using the cured electrically insulating layer as an oxidation mask, which results in a self-aligned relationship between the tunnel oxide layer and the cured electrically insulating layer.
Still further embodiments of the invention include methods of forming a non-volatile memory device by forming a tunnel oxide layer pattern and a floating gate electrode pattern on a semiconductor substrate and forming a trench in a portion of the semiconductor substrate extending adjacent the floating gate electrode pattern. A first electrically insulating layer is formed on a sidewall of the trench and the trench is then filled with a first electrical isolation region. This first electrical isolation region extends on the first electrically insulating layer. The first electrical isolation region and the first electrically insulating layer are then etched back for a sufficient duration to expose a portion of the sidewall of the trench. Thereafter, a second electrically insulating layer is formed on the exposed portion of the sidewall of the trench. This second electrically insulating layer is cured for a sufficient duration to increase a degree of impermeability of hydrogen atoms therein. The trench is then refilled with a second electrical isolation region. This refilling of the trench may then be followed by etching back the second electrical isolation region and the cured second electrically insulating layer to expose a sidewall of the floating gate electrode pattern. An inter-gate dielectric layer is then formed on the exposed sidewall of the floating gate electrode pattern and a control electrode pattern is formed on the inter-gate dielectric layer.
The above and other features and advantages of the present invention will become readily apparent by reference to the following detailed description when considering in conjunction with the accompanying drawings, in which:
The invention is described more fully hereinafter with reference to the accompanying drawings, in which embodiments of the invention are shown. This invention may, however, be embodied in many different forms and should not be construed as limited to the embodiments set forth herein. Rather, these embodiments are provided so that this disclosure will be thorough and complete, and will fully convey the scope of the invention to those skilled in the art. In the drawings, the size and relative sizes of layers and regions may be exaggerated for clarity.
It will be understood that when an element or layer is referred to as being “on,” “connected to” or “coupled to” another element or layer, it can be directly on, connected or coupled to the other element or layer or intervening elements or layers may be present. In contrast, when an element is referred to as being “directly on,” “directly connected to” or “directly coupled to” another element or layer, there are no intervening elements or layers present. Like numbers refer to like elements throughout. As used herein, the term “and/or” includes any and all combinations of one or more of the associated listed items.
It will be understood that, although the terms first, second, third etc. may be used herein to describe various elements, components, regions, layers and/or sections, these elements, components, regions, layers and/or sections should not be limited by these terms. These terms are only used to distinguish one element, component, region, layer or section from another region, layer or section. Thus, a first element, component, region, layer or section discussed below could be termed a second element, component, region, layer or section without departing from the teachings of the present invention.
Spatially relative terms, such as “beneath,” “below,” “lower,” “above,” “upper” and the like, may be used herein for ease of description to describe one element or feature's relationship to another element(s) or feature(s) as illustrated in the figures. It will be understood that the spatially relative terms are intended to encompass different orientations of the device in use or operation in addition to the orientation depicted in the figures. For example, if the device in the figures is turned over, elements described as “below” or “beneath” other elements or features would then be oriented “above” the other elements or features. Thus, the exemplary term “below” can encompass both an orientation of above and below. The device may be otherwise oriented (rotated 90 degrees or at other orientations) and the spatially relative descriptors used herein interpreted accordingly.
The terminology used herein is for the purpose of describing particular embodiments only and is not intended to be limiting of the invention. As used herein, the singular forms “a,” “an” and “the” are intended to include the plural forms as well, unless the context clearly indicates otherwise. It will be further understood that the terms “comprises” and/or “comprising,” when used in this specification, specify the presence of stated features, integers, steps, operations, elements, and/or components, but do not preclude the presence or addition of one or more other features, integers, steps, operations, elements, components, and/or groups thereof.
Embodiments of the invention are described herein with reference to cross-section illustrations that are schematic illustrations of idealized embodiments (and intermediate structures) of the invention. As such, variations from the shapes of the illustrations as a result, for example, of manufacturing techniques and/or tolerances, are to be expected. Thus, embodiments of the invention should not be construed as limited to the particular shapes of regions illustrated herein but are to include deviations in shapes that result, for example, from manufacturing. For example, an implanted region illustrated as a rectangle will, typically, have rounded or curved features and/or a gradient of implant concentration at its edges rather than a binary change from implanted to non-implanted region. Likewise;a buried region formed by implantation may result in some implantation in the region between the buried region and the surface through which the implantation takes place. Thus, the regions illustrated in the figures are schematic in nature and their shapes are not intended to illustrate the actual shape of a region of a device and are not intended to limit the scope of the invention.
Unless otherwise defined, all terms (including technical and scientific terms) used herein have the same meaning as commonly understood by one of ordinary skill in the art to which this invention belongs. It will be further understood that terms, such as those defined in commonly used dictionaries, should be interpreted as having a meaning that is consistent with their meaning in the context of the relevant art and will not be interpreted in an idealized or overly formal sense unless expressly so defined herein.
Embodiment 1A pad oxide layer (not shown) is formed on the first conductive layer. The pad oxide layer prevents the first conductive layer comprising polysilicon from making contact with a hard mask pattern 108 in a subsequent process. In an example embodiment, a silicon nitride layer is deposited onto the pad oxide layer, to thereby form a hard mask layer (not shown) on the pad oxide layer.
A photoresist pattern (not shown) is formed on the hard mask layer by a photolithography process. A top surface of the hard mask layer corresponding to a field region of the substrate in which the device isolation layer is to be formed is partially exposed through the photoresist pattern. The hard mask layer, a pad oxide layer, a first conductive layer and a tunnel oxide layer are sequentially etched using the photoresist pattern as an etching mask, thereby forming a tunnel oxide pattern 102, a first conductive pattern 104, a pad oxide pattern 106 and a hard mask pattern 108 that are sequentially stacked on the substrate 100. Hereinafter, the tunnel oxide pattern 102, the first conductive pattern 104, the pad oxide pattern 106 and the hard mask pattern 108 are referred to as structure 110 as a whole. In an example embodiment, the structure 110 is formed into a line shape extending in a first direction.
A surface of the substrate 100 is etched using the structure 110 as an etching mask, so that a trench 112 is formed at the field region of the substrate 100. In an example embodiment, a dry etching process may be performed for forming the trench 112. The trench 112 defines and surrounds the active region of the substrate 100, so that the conductive structures on the active region are electrically isolated from one another by the trench 112. For that reason, the trench 112 may be referred to as a device isolation area.
Referring to
Referring to
The silicon nitride layer 118 on the inner oxide layer 114 may prevent hydrogen (H) atoms, which are liberated from a chemical bond of SiH or SiOH on the surface of the substrate 100, from leaking into a device isolation layer (not shown in
In another example embodiment of the present invention, an annealing process using a gas having atoms with an atomic weight greater than that of hydrogen (H) may be performed against the inner oxide layer 114 in place of (or in addition to) the plasma nitration process. As a result of the annealing process, the atoms having an atomic weight greater than that of hydrogen (H) are diffused into the inner oxide layer. The atoms having an atomic weight greater than that of hydrogen (H) may include nitrogen (N), deuterium (D), fluorine (F), chlorine (Cl), etc. For example, the annealing process may be performed at a temperature of about 500° C. to about 700° C.
Accordingly, unsaturated dangling bonds of the inner oxide layer 114 adsorb atoms having an atomic weight greater than that of hydrogen (H), so that the hydrogen (H) near the interface between the tunnel oxide layer 102 and the substrate 100 cannot readily escape from the inner oxide layer 114. Therefore, although the chemical bond of SiH or SiOH at the interface of the tunnel oxide layer 102 and the substrate 100 can be broken, the liberated hydrogen (H) atoms are sufficiently prevented from leaking into the device isolation layer through the inner oxide layer 114.
Referring to
The insulation layer is then removed from the substrate 100 by a planarization process such as a chemical mechanical polishing (CMP) process until a surface of the hard mask pattern 108 is exposed. This results in the formation of a preliminary device isolation layer 120.
Referring to
Referring to
A second hard mask pattern (not shown) is formed on the second conductive layer having a line shape extending in a second direction perpendicular to the first direction, so that the second conductive layer is partially exposed through the second hard mask pattern. The second conductive layer, the dielectric layer and the first conductive pattern 104 are sequentially etched by an etching process using the second mask pattern as an etching mask, thereby forming a gate structure 134 including a floating gate 104a, a dielectric pattern 130 and a control gate 132.
Then, a hydrogen passivation process may be performed on the substrate including the gate structure 134, so that a sufficient amount of hydrogen gas is supplied to the substrate 100. As a result, hydrogen atoms can be sufficiently trapped by the interface traps between the active region of the substrate 100 and the tunnel oxide pattern 102. That is, the dangling bonds of the interface between the substrate 100 and the tunnel oxide pattern 102 adsorb the hydrogen (H) atoms, thereby reducing the interface traps between the tunnel oxide layer 102 and the substrate 100.
According to the present embodiment, a silicon nitride layer is formed on the inner oxide layer in the trench by a plasma nitration process. As a result, although chemical bonds of SiH or SiOH in the interface between the tunnel oxide pattern and the substrate are broken and hydrogen (H) atoms are liberated in the interface by an operation of the non-volatile memory device, the liberated hydrogen (H) atoms are adsorbed by dangling bonds of the interface, so that the liberated hydrogen atoms are prevented from leaking into a device isolation layer. As a result, the non-volatile memory device including the silicon nitride layer in the trench has improved endurance and reliability.
Embodiment 2A photoresist pattern (not shown) is formed on the hard mask layer by a photolithography process. A top surface of the hard mask layer corresponding to a field region of the substrate in which the device isolation layer is to be formed is partially exposed through the photoresist pattern. The hard mask layer and the pad oxide layer are sequentially etched by an etching process using the photoresist pattern as an etching mask, thereby forming a mask pattern structure 206 including a pad oxide pattern 202 and a hard mask pattern 204 that are sequentially stacked on the substrate 200. A surface of the substrate 200 is then etched by an etching process using the mask pattern structure 206 as an etching mask, so that a trench 208 is formed at the field region of the substrate 100. Referring to
The inner oxide layer 210 may be formed on sidewalls of and a top surface of the mask pattern structure 206 as well as the inner wall of the trench 208 in accordance with a type of the oxidation process used thereof. For example, when an in-situ steam generation (ISSG) process is performed against the inner wall of the trench 208, an oxidation reaction is so actively generated on the inner wall of the trench that a silicon oxide is formed on the sidewalls and top surface of the mask pattern structure 206 as well as on the inner wall of the trench 208. According to the ISSG process, oxygen and hydrogen gases are reacted with each other in a low pressure chamber under a predetermined condition, and hydrogen atoms and hydroxyl radicals are generated and provided onto the surface of the substrate 200. In another example embodiment of the present invention, the inner oxide layer 210 may be formed only on the inner wall of the trench 208 and sidewalls of the pad oxide pattern 202, but not on the hardmask pattern 204.
Referring to
In another example embodiment of the present invention, an annealing process using a gas having atoms with a greater atomic weight than hydrogen (H) may be performed against the inner oxide layer 210 in place of the plasma nitration process. As a result of the annealing process, the atoms having an atomic weight greater than that of hydrogen (H) are diffused into the inner oxide layer. The atoms having an atomic weight greater than that of hydrogen (H) may include nitrogen (N), deuterium (D), fluorine (F), and chlorine (Cl). Other atoms may also be used. According to the above nitration process or the annealing process, liberated hydrogen (H) atoms are sufficiently prevented from leaking into the device isolation layer through the inner oxide layer 210.
Referring to
Referring to
Referring to
Referring to
Then, a hydrogen passivation process may be performed on the substrate 200 including the gate structure, so that a sufficient amount of hydrogen gas is supplied to the substrate 200. As a result, hydrogen atoms are sufficiently trapped by the interface traps between the active region of the substrate 200 and the tunnel oxide pattern 222. That is, the dangling bonds of the interface between the substrate 200 and the tunnel oxide pattern 222 adsorb the hydrogen (H) atoms, thereby reducing the interface traps between the tunnel oxide pattern 222 and the substrate 200.
According to the present embodiment, a tunnel oxide pattern is surrounded by a silicon nitride layer. As a result, although chemical bonds of SiH or SiOH in the interface between the tunnel oxide pattern and the substrate are broken and hydrogen (H) atoms are liberated in the interface due to an operation of the non-volatile memory device, the liberated hydrogen (H) atoms are adsorbed by dangling bonds of the interface, so that the liberated hydrogen atoms are prevented from leaking into a device isolation layer. As a result, the non-volatile memory device including the silicon nitride layer in the trench has improved endurance and reliability.
The trench 112 is formed on the substrate 100 through a process the same as that described with reference to
Referring to
Referring to
Referring to
Referring to
Accordingly, an insulation material is deposited onto the substrate 100 to a thickness to fill up the trench 112 and the space between the structures 110 through two deposition steps, so that an insulation layer is formed on the substrate 100 without voids.
Referring to
Referring to
Then, a hydrogen passivation process may be performed on the substrate including the gate structure, so that a sufficient amount of hydrogen gas is supplied to the substrate 100. As a result, hydrogen atoms are sufficiently trapped by the interface traps between the active region of the substrate 100 and the tunnel oxide pattern 102. In this case, the dangling bonds of the interface between the substrate 100 and the tunnel oxide pattern 102 adsorb the hydrogen (H) atoms, thereby reducing the interface traps between the tunnel oxide layer 102 and the substrate 100.
According to the present embodiment, a silicon nitride layer is formed on the sidewalls of the tunnel oxide pattern, so that the tunnel oxide pattern is surrounded by the silicon nitride layer. As a result, although chemical bonds of SiH or SiOH in the interface between the tunnel oxide pattern and the substrate are broken and hydrogen (H) atoms are liberated in the interface due to an operation of the non-volatile memory device, the liberated hydrogen (H) atoms are adsorbed by dangling bonds of the interface, so that the liberated hydrogen atoms are prevented from leaking into a device isolation layer. In addition, the silicon nitride layer is not formed on a whole inner wall of the trench, thereby minimizing current leakage through the silicon nitride layer.
As a modified example embodiment of the present invention, an annealing process using a gas having atoms of which an atomic weight is greater than that of hydrogen (H) may be performed against the inner oxide layer 114 in place of the plasma nitration process. As a result of the annealing process, the atoms having an atomic weight greater than that of hydrogen (H) are diffused into the inner oxide layer. The atoms having an atomic weight greater than that of hydrogen (H) may include nitrogen (N), deuterium (D), fluorine (F), and chlorine (Cl). Other atoms may also be diffused.
Referring to
An upper portion of the first preliminary device isolation layer is removed, thereby forming a first device isolation layer 252 in the trench 208. In the present embodiment, the first preliminary device isolation layer is removed by a wet etching process, thereby minimizing damage to neighboring patterns around the upper portion of the first preliminary device isolation layer. A top surface of the first device isolation layer 252 is lower than a top surface of the substrate 200.
Referring to
A nitration process is performed on a surface of the butter oxide layer 254, thereby forming a silicon nitride layer 256 on the buffer oxide layer 254. The nitration process may be the same as described in Embodiment 1.
In the present embodiment, unlike the Embodiment 1, the silicon nitride layer 256 is conformally formed only on the upper portion of the trench 208, sidewalls of the pad oxide pattern 202, and the sidewall and the top surface of the hard mask pattern 204. That is, the silicon nitride layer 256 is not formed on a whole inner wall of the trench 208, but is formed only on the upper portion of the inner wall of the trench 208, thereby minimizing current leakage through the silicon nitride layer 256.
While the present embodiment discloses a low temperature nitration process for a formation of the silicon nitride layer, a high temperature plasma nitration process, which is not illustrated in figures, may also be used for a formation of the silicon nitride layer between the buffer oxide layer and the trench in place of the disclosed low temperature nitration process, as would be known to one of the ordinary skill in the art. For example, the plasma nitration process may be performed at a temperature of about 400° C. to about 600° C.
Referring to
Referring to
Referring to
Referring to
The buffer oxide pattern 254a and the silicon nitride pattern 256a are partially removed from upper sidewalls of the first conductive pattern 266 during an etching process for a formation of the second device isolation layer 260a, so that the upper portion of the first conductive pattern 266 is exposed to surroundings. In
Referring to
Then, a hydrogen passivation process may be performed on the substrate 200 including the gate structure, so that a sufficient amount of hydrogen gas is supplied to the substrate 200. As a result, hydrogen atoms are sufficiently trapped by the interface traps between the active region of the substrate 200 and the tunnel oxide pattern 264. That is, dangling bonds of the interface between the substrate 200 and the tunnel oxide pattern 264 adsorb the hydrogen (H) atoms, thereby reducing the interface traps between the tunnel oxide pattern 264 and the substrate 200.
According to the present embodiment, a silicon nitride layer is formed on the sidewall of the tunnel oxide pattern, so that the tunnel oxide pattern is surrounded by the silicon nitride layer. As a result, although chemical bonds of SiH or SiOH in the interface between the tunnel oxide pattern and the substrate are broken and hydrogen (H) atoms are liberated in the interface due to an operation of the non-volatile memory device, the liberated hydrogen (H) atoms are adsorbed by dangling bonds of the interface, so that the liberated hydrogen atoms are prevented from leaking into a device isolation layer. In addition, the silicon nitride layer is not formed on an entire inner wall of the trench, thereby minimizing current leakage through the silicon nitride layer.
As a modified example embodiment of the present invention, an annealing process using a gas having atoms of which an atomic weight is greater than that of hydrogen (H) may be performed against the inner oxide layer 114 in place of the plasma nitration process. As a result of the annealing process, the atoms having an atomic weight greater than that of hydrogen (H) are diffused into the inner oxide layer. The atoms having an atomic weight greater than that of hydrogen (H) may include nitrogen (N), deuterium (D), fluorine (F), and chlorine (Cl).
Although the exemplary embodiments of the present invention have been described, it is understood that the present invention should not be limited to these exemplary embodiments but various changes and modifications can be made by one skilled in the art within the spirit and scope of the present invention as hereinafter claimed.
Claims
1. A method of forming a non-volatile memory device, comprising the steps of:
- forming a tunnel oxide layer pattern and a floating gate electrode pattern on a semiconductor substrate;
- forming a trench in a portion of the semiconductor substrate extending adjacent the floating gate electrode pattern;
- forming an electrically insulating layer on a sidewall of the trench;
- curing the electrically insulating layer for a sufficient duration to increase a degree of impermeability of hydrogen atoms therein;
- filling the trench with an electrical isolation region that extends on the cured electrically insulating layer; and
- forming a control gate electrode pattern on the floating gate electrode pattern.
2. The method of claim 1, wherein curing the electrically insulating layer comprises nitrating the electrically insulating layer to form a silicon nitride layer on the electrically insulating layer.
3. The method of claim 2, wherein nitrating the electrically insulating layer comprises nitrating the electrically insulating layer by performing a plasma nitration process on the electrically insulating layer at a temperature in a range from about 15° C. to about 100° C.
4. The method of claim 1, wherein curing the electrically insulating layer comprises annealing the electrically insulating layer using a gas comprising nitrogen, deuterium, fluorine and/or chlorine.
5. The method of claim 1, wherein forming an electrically insulating layer comprises forming an electrically insulating layer on a sidewall of the floating gate electrode.
6. The method of claim 5, wherein forming an electrically insulating layer comprises forming an electrically insulating layer directly on an upper surface of the floating gate electrode.
7. A method of forming a non-volatile memory device, comprising the steps of:
- forming a trench in a portion of a semiconductor substrate;
- forming an electrically insulating layer on a sidewall of the trench;
- curing the electrically insulating layer for a sufficient duration to increase a degree of impermeability of hydrogen atoms therein;
- filling the trench with an electrical isolation region that extends on the cured electrically insulating layer and protrudes vertically relative to a surface of the semiconductor substrate; then
- forming a tunnel oxide layer on the surface of the semiconductor substrate, at a location adjacent the cured electrically insulating layer; and
- forming a floating gate electrode pattern that extends on the tunnel oxide layer and on a sidewall of a vertically protruding portion of the electrical isolation region.
8. The method of claim 7, wherein said step of forming a tunnel oxide layer comprises thermally oxidizing the surface of the semiconductor substrate using the cured electrically insulating layer as an oxidation mask.
9. The method of claim 7, wherein curing the electrically insulating layer comprises nitrating the electrically insulating layer to form a silicon nitride layer on the electrically insulating layer.
10. The method of claim 9, wherein nitrating the electrically insulating layer comprises nitrating the electrically insulating layer by performing a plasma nitration process on the electrically insulating layer at a temperature in a range from about 15° C. to about 100° C.
11. The method of claim 7, wherein curing the electrically insulating layer comprises annealing the electrically insulating layer using a gas comprising nitrogen, deuterium, fluorine and/or chlorine.
12. A method of forming a non-volatile memory device, comprising the steps of:
- forming a tunnel oxide layer pattern and a floating gate electrode pattern on a semiconductor substrate;
- forming a trench in a portion of the semiconductor substrate extending adjacent the floating gate electrode pattern;
- forming a first electrically insulating layer on a sidewall of the trench; then
- filling the trench with a first electrical isolation region that extends on the first electrically insulating layer,
- etching back the first electrical isolation region and the first electrically insulating layer for a sufficient duration to expose a portion of the sidewall of the trench;
- forming a second electrically insulating layer on the exposed portion of the sidewall of the trench;
- curing the second electrically insulating layer for a sufficient duration to increase a degree of impermeability of hydrogen atoms therein; and
- refilling the trench with a second electrical isolation region.
13. The method of claim 12, wherein refilling the trench is followed by etching back the second electrical isolation region and the cured second electrically insulating layer to expose a sidewall of the floating gate electrode pattern.
14. The method of claim 13, wherein etching back the second electrical isolation region and the cured second electrically insulating layer is followed by forming an inter-gate dielectric layer on the exposed sidewall of the floating gate electrode pattern and forming a control electrode pattern on the inter-gate dielectric layer.
15. The method of claim 12, wherein curing the second electrically insulating layer comprises nitrating the second electrically insulating layer to form a silicon nitride layer on the second electrically insulating layer.
16. The method of claim 15, wherein nitrating the second electrically insulating layer comprises nitrating the second electrically insulating layer by performing a plasma nitration process on the second electrically insulating layer at a temperature in a range from about 15° C. to about 100° C.
17. The method of claim 12, wherein curing the second electrically insulating layer comprises annealing the second electrically insulating layer using a gas comprising nitrogen, deuterium, fluorine and/or chlorine.
18. A method of manufacturing a non-volatile memory device, comprising:
- forming a conductive structure on a substrate, the conductive structure including a tunnel oxide pattern, a first conductive pattern, a pad oxide pattern and a hard mask pattern that are sequentially stacked on the substrate;
- forming a trench on the substrate by an etching process using the conductive structure as an etching mask;
- forming an inner oxide layer on an inner wall of the trench and sidewalls of the tunnel oxide pattern and the first conductive pattern;
- curing the inner oxide layer, so that hydrogen (H) atoms are prevented from leaking from a surface of the substrate;
- forming a device isolation pattern in the trench by filling up the trench with an insulation material;
- removing the hard mask pattern and the pad oxide pattern from the substrate to expose the first conductive pattern; and
- forming a dielectric layer and a second conductive pattern on the first conductive pattern.
19. The method of claim 18, wherein curing the inner oxide layer includes nitrating the inner oxide layer to form a silicon nitride layer on the inner oxide layer.
20. The method of claim 19, wherein nitrating the inner oxide layer is performed by a plasma nitration process at a temperature of about 15° C. to about 100° C.
21. The method of claim 18, wherein curing the inner oxide layer includes annealing the inner oxide layer using a gas having atoms of which an atomic weight is greater than that of hydrogen (H), the atoms including any one selected from the group consisting of nitrogen (N), deuterium (D), fluorine (F) and chlorine (Cl).
22. The method of claim 18, after removing the hard mask pattern and the pad oxide pattern, further comprising removing a portion of the device isolation pattern to partially expose sidewalls of the first conductive pattern.
23. A method of manufacturing a non-volatile memory device, comprising:
- forming a conductive structure on a substrate, the conductive structure including a tunnel oxide pattern, a first conductive pattern, a pad oxide pattern and a hard mask pattern that are sequentially stacked on the substrate;
- forming a trench on the substrate by an etching process using the conductive structure as an etching mask;
- forming a first device isolation pattern in the trench by partially filling up the trench with an insulation material;
- forming a buffer oxide pattern on a surface of the first device isolation pattern, on an inner wall of the trench and on sidewalls of the tunnel oxide pattern and the first conductive pattern;
- curing the buffer oxide pattern, so that hydrogen (H) atoms are prevented from leaking from a surface of the substrate;
- forming a second device isolation pattern in the trench by filling up the trench with an insulation material;
- removing the hard mask pattern and the pad oxide pattern from the substrate to expose the first conductive pattern; and
- forming a dielectric layer and a second conductive pattern on the first conductive pattern.
24. The method of claim 23, wherein curing the buffer oxide pattern includes nitrating the buffer oxide pattern to form a silicon nitride pattern on the buffer oxide pattern.
25. The method of claim 24, wherein nitrating the buffer oxide pattern is performed by a plasma nitration process at a temperature of about 15° C. to about 100° C.
26. The method of claim 23, wherein curing the buffer oxide pattern includes annealing the buffer oxide pattern using a gas having atoms of which an atomic weight is greater than that of hydrogen (H), the atoms including any one selected from the group consisting of nitrogen (N), deuterium (D), fluorine (F) and chlorine (Cl).
27. The method of claim 23, wherein forming a first device isolation pattern includes:
- forming a preliminary device isolation layer in the trench by filling up the trench with an insulation material;
- forming a preliminary device isolation pattern by planarizing the preliminary device isolation layer until a surface of the hard mask pattern is exposed; and
- removing a portion of the preliminary device isolation pattern by a wet etching process.
28. The method of claim 23, wherein a top surface of the first device isolation pattern is lower than a top surface of the substrate.
29. The method of claim 23, after removing the hard mask pattern and the pad oxide pattern, further comprising removing a portion of the second device isolation pattern to partially expose sidewalls of the first conductive pattern.
30. A method of manufacturing a non-volatile memory device, comprising:
- forming a conductive structure on a substrate, the conductive structure including a pad oxide pattern and a hard mask pattern that are sequentially stacked on the substrate;
- forming a trench on the substrate by an etching process using the conductive structure as an etching mask;
- forming an inner oxide layer on an inner wall of the trench and sidewalls of the pad oxide pattern;
- curing the inner oxide pattern, so that hydrogen (H) atoms are prevented from leaking from a surface of the substrate;
- removing the hard mask pattern and the pad oxide pattern from the substrate to form an opening through which a surface of the substrate is exposed;
- forming a tunnel oxide pattern and a first conductive pattern in the opening; and
- forming a dielectric layer and a second conductive pattern on the first conductive pattern.
31. The method of claim 30, curing the inner oxide layer includes nitrating the inner oxide layer to form a silicon nitride layer on the inner oxide layer.
32. The method of claim 31, wherein nitrating the inner oxide layer is performed by a plasma nitration process at a temperature of about 15° C. to about 100° C.
33. The method of claim 30, wherein curing the inner oxide layer includes annealing the inner oxide layer using a gas having atoms of which an atomic weight is greater than that of hydrogen (H), the atoms including any one selected from the group consisting of nitrogen (N), deuterium (D), fluorine (F) and chlorine (Cl).
34. The method of claim 30, after removing the hard mask pattern and the pad oxide pattern, further comprising removing a portion of the device isolation pattern to partially expose sidewalls of the first conductive pattern.
35. A method of manufacturing a non-volatile memory device, comprising:
- forming a conductive structure on a substrate, the conductive structure including a pad oxide pattern and a hard mask pattern that are sequentially stacked on the substrate;
- forming a trench on the substrate by an etching process using the conductive structure as an etching mask;
- forming a first device isolation pattern in the trench by partially filling up the trench with an insulation material;
- forming a buffer oxide pattern on a surface of the first device isolation pattern, an inner wall of the trench, sidewalls of the pad oxide pattern, and sidewalls and a top surface of the hard mask pattern;
- curing the buffer oxide pattern to prevent hydrogen (H) atoms from leaking from a surface of the substrate;
- forming a second device isolation pattern in the trench by filling up the trench with an insulation material;
- removing the hard mask pattern and the pad oxide pattern from the substrate to form an opening through which a surface of the substrate is exposed;
- forming a tunnel oxide pattern and a first conductive pattern in the opening; and
- forming a dielectric layer and a second conductive pattern on the first conductive pattern.
36. The method of claim 35, wherein curing the buffer oxide pattern includes nitrating the buffer oxide pattern to form a silicon nitride pattern on the buffer oxide pattern.
37. The method of claim 36, wherein nitrating the buffer oxide pattern is performed by a plasma nitration process at a temperature of about 15° C. to about 100° C.
38. The method of claim 35, wherein curing the buffer oxide pattern includes annealing the buffer oxide pattern using a gas having atoms of which an atomic weight is greater than that of hydrogen (H), the atoms including any one selected from the group consisting of nitrogen (N), deuterium (D), fluorine (F) and chlorine (Cl).
39. The method of claim 35, wherein a top surface of the first device isolation pattern is lower than a surface of the substrate.
40. The method of claim 35, after removing the hard mask pattern and the pad oxide pattern, further comprising removing a portion of the second device isolation pattern to partially expose sidewalls of the first conductive pattern.
41. The method of claim 35, after forming a dielectric layer and a second conductive pattern, further comprising supplying hydrogen (H) gas onto the substrate to trap hydrogen atoms in the interface traps between the substrate and the tunnel oxide pattern.
Type: Application
Filed: Dec 27, 2006
Publication Date: Apr 3, 2008
Applicant:
Inventors: Hye-Jin Cho (Gyeonggi-do), Kyu-Charn Park (Gyeonggi-do), Choong-Ho Lee (Gyeonggi-do), Byung-Yong Choi (Gyeonggi-do)
Application Number: 11/616,582
International Classification: H01L 21/336 (20060101);