SEMICONDUCTOR DEVICE AND MANUFACTURING METHOD OF THE SAME
A semiconductor device capable of improving the driving power and a manufacturing method therefor are provided. In a semiconductor device, a gate structure formed by successively stacking a gate oxide film and a silicon layer is arranged over a semiconductor substrate. An oxide film is arranged long the lateral side of the gate structure and another oxide film is arranged along the lateral side of the oxide film and the upper surface of the substrate. In the side wall oxide film comprising these oxide films, the minimum value of the thickness of the first layer along the lateral side of the gate structure is less than the thickness of the second layer along the upper surface of the substrate.
Latest Patents:
- EXTREME TEMPERATURE DIRECT AIR CAPTURE SOLVENT
- METAL ORGANIC RESINS WITH PROTONATED AND AMINE-FUNCTIONALIZED ORGANIC MOLECULAR LINKERS
- POLYMETHYLSILOXANE POLYHYDRATE HAVING SUPRAMOLECULAR PROPERTIES OF A MOLECULAR CAPSULE, METHOD FOR ITS PRODUCTION, AND SORBENT CONTAINING THEREOF
- BIOLOGICAL SENSING APPARATUS
- HIGH-PRESSURE JET IMPACT CHAMBER STRUCTURE AND MULTI-PARALLEL TYPE PULVERIZING COMPONENT
The disclosure of Japanese Patent Application No. 2007-301208 filed on Nov. 21, 2007 including the specification, drawings and abstract is incorporated herein by reference in its entirety.
BACKGROUND OF THE INVENTIONThe present invention concerns a semiconductor device and a manufacturing method of the same and it particularly relates to a technique of enhancing the driving performance by a stress liner film.
In a semiconductor device having a PMOSFET or an NMOSFET, a structure of providing a stress liner film so as to cover a gate electrode has been adopted so far. By providing the stress liner film so as to exert a compressive stress to a channel region in the PMOSFET and exert a tensile stress to a channel region in the NMOSFET, the driving performance in the PMOSFET or the NMOSFET can be enhanced. The stress liner film is formed so as to cover the gate electrode and the side walls after forming side walls on both lateral sides of a gate electrode.
Such semiconductor devices are disclosed, for example, in Japanese Unexamined Patent Publications Nos. 2006-148077, 2006-173432, and 2007-49166.
SUMMARY OF THE INVENTIONIn the structure of the semiconductor devices of the patent publications described above, since the stress by the stress liner film is not always applied sufficiently to the channel region by way of the side wall, they involve a problem that the driving performance cannot always be enhanced sufficiently.
The present invention has been achieved for solving the foregoing problem and it intends to provide a semiconductor device capable of enhancing the driving performance and a method of manufacturing the same.
In a semiconductor device according to one aspect of the present invention, a gate structure having a gate oxide film and a polysilicon layer stacked successively over a substrate is arranged. A first oxide film is arranged along the lateral side of the gate structure and a second oxide film is arranged along the lateral side of the first oxide film and the upper surface of the substrate. In the side wall oxide film comprising the first oxide film and the second oxide film, the minimum value of the thickness of the first layer along the lateral side of the gate structure is less than the thickness of the second layer along the upper surface of the substrate.
According to the invention, a distance between the liner nitride film and a channel region can be decreased and the stress by the liner nitride film can be applied sufficiently to a channel region. Accordingly, the driving performance can be enhanced.
As shown in
Further, in the substrate 10, the source/drain region 60 is arranged with a channel region just below the gate structure being put therebetween.
Further, a silicide layer 70 is arranged over the gate structure and the substrate 10. The silicide layer 70 is not arranged to all of MOSFETs over one identical substrate 10 but is arranged only to predetermined MOSFETs in which lowering of resistance is required (in the present specification, only the MOSFET provided with the silicide layer 70 is shown).
Further, a liner nitride film 80 (stress liner film) is arranged over the entire surface so as to cover the gate structure and the side wall.
At first, as shown in
Then, as shown in
Then, as shown in
Then, as shown in
Then, as shown in
Then, as shown in
As shown in
At first, as shown in
Then, as shown in
Then, as shown in
Then, as shown in
Then, as shown in
Then, as shown in
Then, as shown in
Generally, when the substrate 10 is engraved downward, while the possibility of increasing the leak current is increased, this is minimized in
Then, as shown in
That is, the first layer can be etched greatly without etching the second layer not so much in the side wall oxide film by using hot phosphoric acid having selectivity greatly different between the oxide film 40 (TEOS) and the oxide film 50 (USG) as the etching solution. The etching rate is defined as: oxide film 40 (TEOS)<oxide film 50 (USG)<< nitride film 90 (ALD-SiN) and the rate for the nitride film is particularly higher relative to that for the oxide film.
The oxide film 40 may be left thinly at the upper end portion of the side wall oxide film as shown in
Then, as shown in
Then, as shown in
Then, as shown in
As described above, according to the semiconductor devices 500a to 500b of this embodiment, the minimum value of the thickness of the first layer along the lateral side of the gate structure is less than the thickness of the second layer along the upper surface of the substrate 10, in the side wall oxide film having an L-cross sectional shape. Accordingly, the distance between the liner nitride film 80 and the channel region can be decreased and the stress by the liner nitride film 80 can be applied sufficiently to the channel region. Accordingly, the driving performance can be enhanced.
While description has been made to the case of removing the petit side wall (oxide film 100), the petit side wall may be left without removal as shown in
Generally, for applying the stress by the liner nitride film 80 sufficiently to the channel region, it is preferred not to leave but remove the petit side wall. However, in a case of not removing but leaving the petit side wall, since the downward engraving of the substrate 10 is decreased in the step of
Further, while descriptions have been made to a case where the structure has a symmetrical structure on both lateral sides thereof, the structure may be asymmetrical as shown in
Further, as shown in
Claims
1. A semiconductor device comprising:
- a gate structure arranged over a semiconductor substrate;
- side walls arranged on both lateral sides of the gate structure; and
- a stress liner film arranged so as to cover the gate structure and the side wall,
- wherein the side wall has an oxide film with an L-cross sectional shape having a first layer along the lateral side of the gate structure and a second layer along the upper surface of the semiconductor substrate, and
- wherein the minimum value of the thickness of the first layer is less than the thickness of the second layer.
2. A semiconductor device according to claim 1, wherein the side wall further has a nitride film arranged over the second layer.
3. A semiconductor device according to claim 2, wherein the nitride film comprises a rectangular parallelepiped body in which each of the bottoms thereof is less than the height thereof.
4. A semiconductor device according to claim 3, wherein the height for the nitride film is 10 nm or less.
5. A semiconductor device according to claim 2, wherein the nitride film is arranged in the region for an SPAM, but not arranged in the region for a logic.
6. A semiconductor device according to claim 1, further including a silicide layer arranged over the gate structure and the semiconductor substrate.
7. A semiconductor device according to claim 6, further including an oxide film arranged over the semiconductor substrate at outside of the side wall.
8. A manufacturing method of a semiconductor device comprising the steps of:
- forming a gate structure over a semiconductor substrate;
- forming side walls on both lateral sides of the gate structure; and
- forming a stress liner film so as to cover the gate structure and the side wall,
- wherein the side wall forming step includes the steps of:
- forming a first oxide film along the lateral side of the gate structure, a second oxide film in an L-cross sectional shape along the lateral side of the first oxide film and the upper surface of the semiconductor substrate, and a nitride film along the second oxide film respectively; and
- etching the first oxide film, the second oxide film, and the nitride film with a hot phosphoric acid, and
- wherein the second oxide film is removed more than the first oxide film in the etching step.
9. A manufacturing method of a semiconductor device according to claim 8, wherein the first oxide film is formed of TEOS and the second oxide film is formed of USG in the side wall forming step.
10. A manufacturing method of a semiconductor device according to claim 8, wherein the side wall forming step further includes the steps of:
- etching the semiconductor substrate at the surface of a region excepting just below the gate structure; and
- forming a silicide layer over the gate structure and the semiconductor substrate.
11. A semiconductor device according to claim 2, further including a silicide layer arranged over the gate structure and the semiconductor substrate.
12. A semiconductor device according to claim 11, further including an oxide film arranged over the semiconductor substrate at outside of the side wall.
Type: Application
Filed: Oct 13, 2008
Publication Date: May 21, 2009
Applicant:
Inventors: Toshifumi IWASAKI (Tokyo), Yoshihiko Kusakabe (Tokyo)
Application Number: 12/250,526
International Classification: H01L 27/08 (20060101); H01L 21/3205 (20060101);