METHOD FOR FABRICATING MICRO-ELECTRO-MECHANICAL SYSTEM (MEMS) DEVICE
A method for fabricating MEMS device includes providing a substrate having a first side and a second side. Then, a structural dielectric layer is formed over the substrate at the first side, wherein a structural conductive layer is embedded in the structural dielectric layer. A multi-stage patterning process is performed on the substrate from the second side, wherein a plurality of regions of the substrate with different levels is formed and a portion of the structural dielectric layer is exposed. An isotropic etching process is performed from the second side of the substrate or from the both side of the substrate to etch the structural dielectric layer, wherein a remaining portion of the structural dielectric layer comprises the structural conductive layer and a dielectric portion enclosed by the structural conductive layer.
Latest SOLID STATE SYSTEM CO., LTD. Patents:
- Structure of micro-electro-mechanical-system microphone and method for fabricating the same
- STRUCTURE OF MICRO-ELECTRO-MECHANICAL-SYSTEM MICROPHONE AND METHOD FOR FABRICATING THE SAME
- Structure of micro-electro-mechanical-system microphone
- Structure of micro-electro-mechanical-system microphone and method for fabricating the same
- Structure of micro-electro-mechanical-system microphone
1. Field of Invention
The present invention relates to a micro-electro-mechanical system (MEMS) technology with semiconductor fabrication technology. More particularly, the present invention relates to a method for fabricating a MEMS device.
2. Description of Related Art
MEMS devices have been widely fabricated using semiconductor fabricating process. However, it is still not easy to be integrated into the standard MOS (metal-oxide semiconductor) process, such as complementary MOS (CMOS) device. In general, a discrete MEMS device and a CMOS ASIC chip are packaged to a single die for application. However, the cost and performance for current technology cause not being popular. It is intended to develop a MEMS technology, so that the process for fabricating the MEMS can be compatible with the process for fabricating the CMOS device.
SUMMARY OF THE INVENTIONThe invention provides a method for fabricating a MEMS structure, in which the fabrication process can be compatible between the CMOS and MEMS device. The MEMS device can thereby be compactly integrated with the CMOS device.
The present invention provides a method for fabricating MEMS device includes providing a substrate having a first side and a second side. Then, a structural dielectric layer is formed over the substrate at the first side, wherein a structural conductive layer is embedded in the structural dielectric layer. A multi-stage patterning process is performed on the substrate from the second side, wherein a plurality of regions of the substrate with different levels is formed and a portion of the structural dielectric layer is exposed. An isotropic etching process is performed from the second side of the substrate or from the both side of the substrate to etch the structural dielectric layer, wherein a remaining portion of the structural dielectric layer comprises the structural conductive layer and a dielectric portion enclosed by the structural conductive layer.
As an embodiment of the present invention, for example, the step of performing a multi-stage patterning process on the substrate comprises: forming a dielectric mask layer on the substrate at the second side; patterning the dielectric mask layer to expose the substrate at a first region and a second region; and patterning the substrate to expose the portion of the structural dielectric layer, wherein the substrate at the second side has multiple regions with different levels of height.
As an embodiment, for example, the step of performing the multi-stage patterning process on the substrate comprises: patterning the substrate at the second side to have a plurality indent regions with a depth; forming an etching mask layer on the substrate other than the indent regions; and performing an anisotropic etching process with the etching mask layer to expose the portion of the structural dielectric layer.
As an embodiment, for example, the step of performing the multi-stage patterning process on the substrate comprises: forming a hard mask layer on the substrate at the second side with multiple levels of height; patterning the hard mask layer to expose a portion of the substrate, wherein a remaining portion of the hard mask layer has multiple regions with different levels of height; forming an etching mask pattern on the substrate; etching the substrate at the second side to form a plurality of indent regions with a depth; removing the etching mask pattern; performing an anisotropic etching process on the substrate to expose the structural dielectric layer; removing a portion of the hard mask layer in thickness for exposing the substrate underneath; and etching the substrate to produce additional level of height.
As an embodiment, for example, the step of performing the multi-stage patterning process on the substrate comprises forming an etching mask pattern on the dielectric mask layer, wherein a portion of the substrate and a portion of the dielectric mask pattern are exposed. An isotropic etching process is performed on the exposed portion of the substrate with a depth, not masked by the dielectric mask layer and the etching mask pattern. An etching process is performed on the exposed dielectric mask layer with an etching mask pattern as a mask. An anisotropic etching process with the etching mask pattern as a mask to expose the structural dielectric layer.
As an embodiment, for example, the step of performing the multi-stage patterning process on the substrate comprises forming an etching mask pattern on the dielectric mask layer, wherein a portion of the substrate and a portion of the dielectric mask pattern are exposed. An anisotropic etching process is performed on the exposed portion of the substrate with a depth, not masked by the dielectric mask layer and etching mask pattern, wherein the exposed portion of the dielectric mask layer is also etched completely. An anisotropic etching process is performed with the etching mask pattern as a mask to expose the structural dielectric layer.
As an embodiment, for example, the present invention also provides a method for fabricating micro-electro-mechanical system (MEMS) device. The method includes providing a substrate, having a first side and a second side. A structural dielectric layer is formed over the substrate at the first side, wherein a structural conductive layer is embedded in the structural dielectric layer. The structural dielectric layer is patterned to form a plurality of indent regions, and each indent region has a tapered sidewall. A first metal layer is formed on the structural dielectric layer, wherein the indent regions remain. A dielectric layer is formed on the structural dielectric layer, wherein the indent regions remain. The dielectric layer is patterned wherein a remaining portion of the dielectric layer has a tapered sidewall and exposes the first metal layer at the indent regions. A second metal layer is formed on the first metal layer and the remaining portion of the dielectric layer. A top dielectric layer and an etching stop layer are formed on the second metal layer at a determined region. The substrate is patterned to from a cavity and a plurality of venting holes, wherein the venting holes expose the structural dielectric layer. An isotropic etching process is performed to remove a portion of the structural dielectric layer and the top dielectric layer with the etching stop layer as a mask to expose the first metal layer and the second metal layer.
As an embodiment, for example, the step of patterning the structural dielectric layer to form the indent regions comprises: forming an etching mask pattern on the structural dielectric layer, wherein a portion of the structural dielectric layer is exposed; and performing a taper etching process with the etching mask pattern on the structural dielectric layer to form the indent regions of the structural dielectric layer.
As an embodiment, for example, the step of patterning the substrate to from the cavity and the venting holes comprises: forming a mask layer on the substrate at the second side; patterning the mask layer to expose a portion of the substrate; forming a photoresist pattern layer over the substrate, the photoresist pattern layer has a plurality of holes to expose the substrate and a region of the substrate at a periphery of the mask layer is also covered by the photoresist pattern layer; performing an anisotropic etching process on the substrate with the photoresist pattern layer to form a plurality indent regions, wherein the region of the substrate at the periphery of the mask, layer is not etched; removing the photoresist pattern layer; and performing an anisotropic region on the substrate with the mask layer, until the structural dielectric layer is exposed.
As an embodiment, for example, the step of forming the top dielectric layer and the etching stop layer on the second metal layer comprising: forming a first dielectric layer over the first metal layer and the second metal layer, wherein the indent regions are fully filled; forming the etching stop layer with a pattern on the dielectric layer; forming a second dielectric layer over the first dielectric layer; and performing a planarization process on the second dielectric layer, wherein the first dielectric layer and the second dielectric layer form the top dielectric layer to enclose the etching stop layer.
It is to be understood that both the foregoing general description and the following detailed description are exemplary, and are intended to provide further explanation of the invention as claimed.
The accompanying drawings are included to provide a further understanding of the invention, and are incorporated in and constitute a part of this specification. The drawings illustrate embodiments of the invention and, together with the description, serve to explain the principles of the invention.
In the invention, the method for fabricating a MEMS device is proposed. Several embodiments are provided for descriptions but not for limiting the present invention. Also noted, the disclosure in different embodiments may be properly combined as another embodiment.
As can be understood in semiconductor fabrication, in order to adapt the structural conductive layer 108, such as including the structural metal layer, the structural dielectric layer includes multiple dielectric layers, such as silicon oxide layers, during fabrications. Here, the detail for fabricating the structural conductive layer 108 is not described, but understood by those in ordinary skill in the art. The MEMS device basically includes a MEMS structure 116 and a CMOS circuit 118, fabricated in the same substrate 100, in which a bonding pad structure 120 of the CMOS circuit is for example shown. The present invention proposes the semiconductor fabricating method to form the MEMS structure in compatible with CMOS circuit.
In
In
The substrate 100 at the second side, or the back side, is patterned with multiple patterning stages to have the desired structure having cavity and venting holes for the MEMS device. It is intended to form a plurality of regions of the substrate with different levels and a portion of the structural dielectric layer is exposed. It can be done by various choices of fabrication process flows.
In
With the similar mechanism of MEMS device, the substrate can be patterned into various structures.
In
With the foregoing fabrication processes,
In
In
In
In
In
In
In
In
In
In
In
In
It should be noted that all provided embodiments can also be combined to each other. Further, the present invention is not just limited to the embodiments.
The present invention provides the method to form the MEMS device by the processes compatible with the semiconductor fabrication process. The devise size can at least be effectively reduced. In addition, since the fabrication process is based on semiconductor fabrication process, the device can be relatively easily formed.
It will be apparent to those skilled in the art that various modifications and variations can be made to the structure of the present invention without departing from the scope or spirit of the invention. In view of the foregoing descriptions, it is intended that the present invention covers modifications and variations of this invention if they fall within the scope of the following claims and their equivalents.
Claims
1. A method for fabricating micro-electro-mechanical system (MEMS) device, comprising:
- providing a substrate, having a first side and a second side;
- forming a structural dielectric layer over the substrate at the first side, wherein a structural conductive layer is embedded in the structural dielectric layer;
- performing a multi-stage patterning process on the substrate from the second side, wherein a plurality of regions of the substrate with different levels is formed and a portion of the structural dielectric layer is exposed; and
- performing an isotropic etching process from the second side of the substrate or from the both side of the substrate to etch the structural dielectric layer, wherein a remaining portion of the structural dielectric layer comprises the structural conductive layer and a dielectric portion enclosed by the structural conductive layer.
2. The method of claim 1, wherein the step of performing a multi-stage patterning process on the substrate comprises:
- forming a mask layer on the substrate at the second side;
- patterning the mask layer to expose the substrate at a first region and a second region; and
- patterning the substrate to expose the portion of the structural dielectric layer, wherein the substrate at the second side has multiple regions with different levels of height.
3. The method of claim 2, wherein the step of patterning the substrate comprises:
- forming an etching mask pattern on the mask layer and on the substrate at the first region is exposed;
- etching the exposed portion of the substrate with a depth;
- removing the etching mask pattern wherein the etching mask pattern remains; and
- performing an anisotropic etching process with the etching mask pattern as a mask to expose the structural dielectric layer.
4. The method of claim 3, wherein the mask layer is a dielectric layer or a metal mask layer.
5. The method of claim 1, wherein the step of performing the multi-stage patterning process on the substrate comprises:
- patterning the substrate at the second side to have a plurality indent regions with a depth;
- forming an etching mask layer on the substrate other than the indent regions; and
- performing an anisotropic etching process with the etching mask layer to expose the portion of the structural dielectric layer.
6. The method of claim 1, wherein the step of performing the multi-stage patterning process on the substrate comprises:
- forming a hard mask layer on the substrate at the second side with multiple levels of height;
- patterning the hard mask layer to expose a portion of the substrate, wherein a remaining portion of the hard mask layer has multiple regions with different levels of height;
- forming an etching mask pattern on the substrate;
- etching the substrate at the second side to form a plurality of indent regions with a depth;
- removing the etching mask pattern;
- performing an anisotropic etching process on the substrate to expose the structural dielectric layer;
- removing a portion of the hard mask layer in thickness for exposing the substrate underneath; and
- etching the substrate to produce additional level of height.
7. The method of claim 6, further removing a remaining portion of the hard mask layer.
8. The method of claim 6, wherein the step of forming the hard mask layer comprises:
- forming a first hard mask layer on the substrate;
- patterning the first hard mask layer to expose the substrate at an intended region;
- forming a second hard mask layer over the substrate;
- patterning the second hard mask layer, wherein the first hard mask layer remains under the second hard mask layer;
- forming a photoresist pattern on the substrate and the second hard mask layer with an exposed portion of the substrate within the intended region of the substrate;
- performing a first etching process on the exposed portion of the substrate with a depth;
- removing the photoresist pattern;
- performing a second etching process on the substrate with the first hard mask layer and the second hard mask layer as an etching mask, to expose the structural dielectric layer;
- removing the second hard mask layer; and
- performing a third etching process on the substrate with the first mask layer as an etching mask.
9. The method of claim 1, wherein the step of performing the multi-stage patterning process on the substrate comprises:
- forming a dielectric mask layer on the substrate at the second side;
- patterning the dielectric mask layer to expose the substrate; and
- patterning the substrate to expose the portion of the structural dielectric layer, wherein the substrate at the second side has multiple regions with different levels of height.
10. The method of claim 9, wherein the step of patterning the substrate comprises:
- forming an etching mask pattern on the dielectric mask layer, wherein a portion of the substrate and a portion of the dielectric mask pattern are exposed;
- anisotropically etching the exposed portion of the substrate with a depth, not masked by the dielectric mask layer and the etching mask pattern;
- etching the exposed dielectric mask layer with an etching mask pattern as a mask; and
- performing an anisotropic etching process with the etching mask pattern as a mask to expose the structural dielectric layer.
11. The method of claim 9, wherein the step of patterning the substrate comprises:
- forming an etching mask pattern on the dielectric mask layer, wherein a portion of the substrate and a portion of the dielectric mask pattern are exposed;
- anisotropically etching the exposed portion of the substrate with a depth, not masked by the dielectric mask layer and etching mask pattern, wherein the exposed portion of the dielectric mask layer is also etched completely; and
- performing an anisotropic etching process with the etching mask pattern as a mask to expose the structural dielectric layer.
12. The method of claim 9, wherein the step of patterning the substrate comprises:
- forming an etching mask pattern on the dielectric mask layer and the substrate, wherein a portion of the substrate and a portion of the dielectric mask pattern are exposed;
- etching the exposed portion of the substrate with a depth, not masked by the dielectric mask layer and the etching mask pattern;
- etching the dielectric mask layer with the etching mask pattern as a mask to further expose a portion of the substrate;
- performing an anisotropic etching process with the etching mask pattern as a mask to expose the structural dielectric layer;
- removing the etching mask pattern; and
- performing another etching process on the substrate with the dielectric mask layer as an etching mask.
13. The method of claim 9, wherein the step of patterning the substrate comprises:
- forming an etching mask pattern on the dielectric mask layer and the substrate, wherein a portion of the substrate and a portion of the dielectric mask pattern are exposed;
- anisotropically etching the exposed portion of the substrate with a depth, not masked by the dielectric mask layer and the etching mask pattern, wherein the exposed portion of the dielectric mask layer is also etched completely;
- performing an anisotropic etching process with the etching mask pattern as a mask to expose the structural dielectric layer;
- removing the etching mask pattern; and
- performing another etching process on the substrate with the dielectric mask layer as an etching mask.
14. The method of claim 1, wherein the step of forming the structural dielectric layer over the substrate at the first side comprises:
- forming a plurality of horizontal metal layers and a plurality vertical metal layers in a plurality of dielectric layers to serve as at least a part of the structural conductive layer.
15. The method of claim 1, wherein the step of forming the structural dielectric layer over the substrate at the first side comprises:
- forming a plurality of horizontal metal layers and a plurality vertical metal layers in a plurality of dielectric layers to serve as at least a part of CMOS circuitry.
16. The method of claim 1, wherein the step of forming the structural dielectric layer over the substrate at the first side comprises:
- forming an etching stop layer with a pattern on the structural dielectric layer;
- forming a dielectric layer over the structural dielectric layer; and
- performing a planarization process on the dielectric layer; wherein the dielectric layer at top with the structural dielectric layer encloses the etching stop layer.
17. The method of claim 16, wherein the step of planarization process include Chemical Mechanical Polishing (CMP).
18. The method of claim 1, wherein the step of forming a structural dielectric layer over the substrate at the first side comprises:
- forming a plurality of horizontal metal layers and a plurality vertical metal layers in a plurality of dielectric layers; and
- forming an etching stop layer at an upper portion of the structural dielectric layer.
19. The method of claim 16 wherein the etching stop layer is conductive layer, like AL, TiN, or polysilicon.
20. The method of claim 19; wherein the conductive etching stop layer is electrically connected to substrate.
21. The method of claim 16; wherein the etching stop layer is dielectric layer layer include SIN, or amorphous Si.
22. The method of claim 18 wherein the etching stop layer is conductive layer, like AL, TiN, or polysilicon.
23. The method of claim 18; wherein the etching stop layer is dielectric layer include SIN, or amorphous Si.
24. The method of claim 18, further forming a polysilicon layer in the structural dielectric layer.
25. The method of claim 18, further forming a composite layer in the structural dielectric layer.
26. The method of claim 18, further forming a piezoresistor layer in the structural dielectric layer.
27. The method of claim 18, wherein at least two of the horizontal metal layers form at least a capacitor.
28. The method of claim 18, wherein at least two of the vertical metal layers form at least a capacitor.
29. The method of claim 18, wherein the horizontal metal layers and the vertical metal layers form a corrugated metal layer.
30. The method of claim 18, wherein the horizontal metal layers and the vertical metal layers enclosing a remaining dielectric layer to form a corrugated dielectric layer enclosed by metal layers.
31. The method of claim 30, wherein the horizontal metal layers is replaced by slant metal layer.
32. The method of claim 29, wherein the horizontal metal layers is replaced by slant metal layer.
33. The method of claim 1, wherein the step of performing the isotropic etching includes using etchant of Vaper HF.
34. A method for fabricating micro-electro-mechanical system (MEMS) device, comprising:
- providing a substrate, having a first side and a second side;
- forming a structural dielectric layer over the substrate at the first side, wherein a structural conductive layer is embedded in the structural dielectric layer;
- patterning the structural dielectric layer to form a plurality of indent regions, each indent region has a tapered sidewall;
- forming a first metal layer on the structural dielectric layer, wherein the indent regions remain;
- forming a dielectric layer on the structural dielectric layer, wherein the indent regions remain;
- patterning the dielectric layer, wherein a remaining portion of the dielectric layer has a tapered sidewall and exposes the first metal layer at the indent regions;
- forming a second metal layer on the first metal layer and the remaining portion of the dielectric layer;
- forming a top dielectric layer and an etching stop layer on the second metal layer at a determined region;
- patterning the substrate to from a cavity and a plurality of venting holes, wherein the venting holes expose the structural dielectric layer; and
- performing an isotropic etching process to remove a portion of the structural dielectric layer and the top dielectric layer with the etching stop layer as a mask to expose the first metal layer and the second metal layer.
35. The method of claim 34, further comprising forming a mask layer on the substrate at the second side before patterning the substrate.
36. The method of claim 34, wherein the step of patterning the structural dielectric layer to form the indent regions comprises:
- forming an etching mask pattern on the structural dielectric layer, wherein a portion of the structural dielectric layer is exposed; and
- performing a taper etching process with the etching mask pattern on the structural dielectric layer to form the indent regions of the structural dielectric layer.
37. The method of claim 34, the step of patterning the substrate to form the cavity and the venting holes comprises:
- forming a mask layer on the substrate at the second side;
- patterning the mask layer to expose a portion of the substrate;
- forming a photoresist pattern layer over the substrate, the photoresist pattern layer has a plurality of holes to expose the substrate and a region of the substrate at a periphery of the mask layer is also covered by the photoresist pattern layer;
- performing an anisotropic etching process on the substrate with the photoresist pattern layer to form a plurality indent regions, wherein the region of the substrate at the periphery of the mask layer is not etched;
- removing the photoresist pattern layer; and
- performing an anisotropic region on the substrate with the mask layer, until the structural dielectric layer is exposed.
38. The method of claim 34, the step of patterning the substrate to form the cavity and the venting holes comprises:
- forming a hard mask layer on the substrate at the second side;
- patterning the hard mask layer to expose a portion of the substrate, wherein the hard mask pattern layer has a plurality of holes to expose the substrate;
- forming a photoresist pattern layer over the patterned hard mask layer, and a region of the substrate at a periphery of the mask layer is also covered by the photoresist pattern layer;
- performing an anisotropic etching process on the substrate with the photoresist pattern layer and the patterned hard mask layer to form a plurality indent regions, wherein the region of the substrate at the periphery of the mask layer is not etched, wherein the exposed patterned hard mask layer is etched completely; and
- performing an anisotropic region on the substrate with a mask of the photoresist pattern layer, until the structural dielectric layer is exposed.
39. The method of claim 34, the step of patterning the substrate to form the cavity and the venting holes comprises:
- forming a hard mask layer on the substrate at the second side;
- patterning the hard mask layer to expose a portion of the substrate, wherein the hard mask pattern layer has a plurality of holes to expose the substrate;
- forming a photoresist pattern layer over the patterned hard mask layer, and a region of the substrate at a periphery of the mask layer is also covered by the photoresist pattern layer;
- performing an anisotropic etching process on the substrate with the photoresist pattern layer and the patterned hard mask layer to form a plurality indent regions, wherein the region of the substrate at the periphery of the mask layer is not etched;
- removing the exposed portion of the patterned hard mask layer, not masked by the photoresist pattern layer; and
- performing an anisotropic region on the substrate with the photoresist pattern layer as a mask, until the structural dielectric layer is exposed.
40. The method of claim 34, wherein before the step of forming the top dielectric layer and the etching stop layer on the second metal layer comprising:
- patterning the first metal layer and the second metal layer to have an interconnect structure.
41. The method of claim 34, wherein the step of forming the top dielectric layer and the etching stop layer on the second metal layer comprising:
- forming a first dielectric layer over the first metal layer and the second metal layer, wherein the indent regions are fully filled;
- forming the etching stop layer with a pattern on the dielectric layer;
- forming a second dielectric layer over the first dielectric layer; and
- performing a planarization process on the second dielectric layer, wherein the first dielectric layer and the second dielectric layer form the top dielectric layer to enclose the etching stop layer.
42. The method of claim 41, wherein the etching stop layer is conductive layer.
43. The method of claim 42, wherein the conductive layer includes Al, TiN, or polysilicon.
44. The method of claim 42, wherein the conductive etching stop layer is electrically connected to substrate.
45. The method of claim 34, wherein the step of performing isotropic etching includes using an etchant of Vaper HF.
Type: Application
Filed: Apr 29, 2008
Publication Date: May 5, 2011
Patent Grant number: 8173471
Applicant: SOLID STATE SYSTEM CO., LTD. (Hsinchu)
Inventors: Tsung-Min Hsieh (Taipei County), Chien-Hsing Lee (Hsinchu County)
Application Number: 12/111,208
International Classification: H01L 21/02 (20060101);