PACKAGE ASSEMBLY HAVING A SEMICONDUCTOR SUBSTRATE
Embodiments of the present disclosure provide a method that includes providing a semiconductor substrate comprising a semiconductor material, forming a dielectric layer on the semiconductor substrate, forming an interconnect layer on the dielectric layer, attaching a semiconductor die to the semiconductor substrate, and electrically coupling an active side of the semiconductor die to the interconnect layer, the interconnect layer to route electrical signals of the semiconductor die. Other embodiments may be described and/or claimed.
This disclosure claims priority to U.S. Provisional Patent Application No. 61/295,925, filed Jan. 18, 2010, and to U.S. Provisional Patent Application No. 61/328,556, filed Apr. 27, 2010, and to U.S. Provisional Patent Application No. 61/333,542, filed May 11, 2010, and to U.S. Provisional. Patent Application No. 61/347,156, filed May 21, 2010, and to U.S. Provisional Patent Application No, 61/350,852, filed Jun. 2, 2010, the entire specifications of which are hereby incorporated by reference in their entirety for all purposes, except for those sections, if any, that are inconsistent with this specification.
TECHNICAL FIELDEmbodiments of the present disclosure relate to the field of integrated circuits, and more particularly, to techniques, structures, and configurations of semiconductor substrates for package assemblies.
BACKGROUNDThe background description provided herein is for the purpose of generally presenting the context of the disclosure. Work of the presently named inventors, to the extent it is described in this background section, as well as aspects of the description that may not otherwise qualify as prior art at the time of filing, are neither expressly nor impliedly admitted as prior art against the present disclosure.
Integrated circuit devices, such as transistors, are firmed on semiconductor dies that continue to scale in size to smaller dimensions. The shrinking dimensions of the semiconductor dies are challenging conventional substrate fabrication and/or package assembly technologies and configurations that are currently used to route electrical signals to or from the semiconductor die. For example, laminate substrate technologies may not produce sufficiently small features on a substrate to correspond with the finer pitches of interconnects or other signal-routing features formed on the semiconductor dies.
SUMMARYIn one embodiment, the present disclosure provides a method that includes providing a semiconductor substrate comprising a semiconductor material, forming a dielectric layer on the semiconductor substrate, forming an interconnect layer on the dielectric layer, attaching a semiconductor die to the semiconductor substrate, and electrically coupling an active side of the semiconductor die to the interconnect layer, the interconnect layer being configured to route electrical signals of the semiconductor die.
In another embodiment, the present disclosure provides an apparatus including a semiconductor substrate comprising a semiconductor material, a dielectric layer formed on the semiconductor substrate, an interconnect layer formed on the dielectric layer, and a semiconductor die attached to the semiconductor substrate, wherein an active side of the semiconductor die is electrically coupled to the interconnect layer, the interconnect layer to route electrical signals of the semiconductor die.
Embodiments of the present disclosure will be readily understood by the following detailed description in conjunction with the accompanying drawings. To facilitate this description, like reference numerals designate like structural elements. Embodiments herein are illustrated by way of example and not by way of limitation in the figures of the accompanying drawings.
Embodiments of the present disclosure describe techniques, structures, and configurations for integrated circuit (IC) package assemblies (referred to as “package assemblies” herein) using semiconductor substrates. In the following detailed description, reference is made to the accompanying drawings which form a part hereof, wherein like numerals designate like parts throughout. Other embodiments may be utilized and structural or logical changes may be made without departing from the scope of the present disclosure. Therefore, the following detailed description is not to be taken in a limiting sense, and the scope of embodiments is defined by the appended claims and their equivalents.
The description may use perspective-based descriptions such as up/down, over/under, and/or top/bottom. Such descriptions are merely used to facilitate the discussion and are not intended to restrict the application of embodiments described herein to any particular orientation.
For the purposes of the present disclosure, the phrase “A/B” means A or B. For the purposes of the present disclosure, the phrase “A and/or B” means “(A), (B), or (A and B).” For the purposes of the present disclosure, the phrase “at least one of A, B, and C” means “(A), (B), (C), (A and B), (A and C), (B and C), or (A, B and C).” For the purposes of the present disclosure, the phrase “(A)B” means “(B) or (AB)” that is, A is an optional element.
Various operations are described as multiple discrete operations in turn, in a manner that is most helpful in understanding the claimed subject matter. However, the order of description should not be construed as to imply that these operations are necessarily order dependent. In particular, these operations may not be performed in the order of presentation. Operations described may be performed in a different order than the described embodiment. Various additional operations may be performed and/or described operations may be omitted in additional embodiments.
The description uses the phrases “in an embodiment,” “in embodiments,” or similar language, which may each refer to one or more of the same or different embodiments. Furthermore, the terms “comprising,” “including,” “having,” and the like, as used with respect to embodiments of the present disclosure, are synonymous.
Generally, the semiconductor substrate 102 is fabricated using technologies similar to those that are used to fabricate IC structures on a semiconductor die or chip (e.g., one or more semiconductor dies 108). For example, well-known patterning processes (e.g., lithography and/or etch) and deposition processes for fabricating IC devices on a semiconductor die can be used to form structures on the semiconductor substrate 102. By using semiconductor fabrication techniques, the semiconductor substrate 102 can include smaller features than other types of substrates such as laminate (e.g., organic) substrates. The semiconductor substrate 102 may facilitate routing of electrical signals for current semiconductor dies, which continue to shrink in size. For example, in some embodiments, the semiconductor substrate 102 allows for fine pitch Si-to-Si interconnects and final line routing between the semiconductor substrate 102 and the one or more semiconductor dies 108.
The semiconductor substrate 102 includes a first side, A1, and a second side, A2, that is disposed opposite to the first side A1. The first side A1 and the second side A2 generally refer to opposing surfaces of the semiconductor substrate 102 to facilitate the description of various configurations described herein and are not intended to be limited to a particular structure of the semiconductor substrate 102.
A dielectric layer 104 is formed on at least the first side A1 of the semiconductor substrate 102 and can also be formed on the second side A1 of the semiconductor substrate 102. The dielectric layer 104 can be formed by depositing an electrically insulative material such as, for example, silicon dioxide (SiO2), silicon nitride (SiN), or silicon oxynitride (SiOxNy), where x and y represent suitable stoichiometric values, to substantially cover one or more surfaces of the semiconductor substrate 102, as shown. Other suitable electrically insulative materials can be used in other embodiments. The dielectric layer 104 can be formed by using a deposition technique including, for example, physical vapor deposition (PVD), chemical vapor deposition (CVD), and/or atomic layer deposition (ALD). Other suitable deposition techniques can be used in other embodiments.
The dielectric layer 104 can provide electrical isolation for features formed on the semiconductor substrate 102. For example, the dielectric layer 104 can be used to prevent shorting between electrically conductive features (e.g., one or more interconnect layers 106) formed on the dielectric layer 104 and the semiconductor material (e.g., silicon) of the semiconductor substrate 102. The dielectric layer 104 can further be used as a gate dielectric in the formation of one or more devices (e.g., capacitor 222 of
One or more interconnect layers 106 are formed on the dielectric layer 104 to route electrical signals such as, for example, input/output (I/O) signals and/or power/ground signals, to and/or from one or more semiconductor dies 108 coupled to the semiconductor substrate 102. The one or more interconnect layers 106 can be formed by depositing and/or patterning an electrically conductive material such as, for example, a metal (e.g., copper or aluminum) or a doped semiconductor material (e.g., doped polysilicon). Other suitable electrically conductive materials can be used in other embodiments. The one or more interconnect layers 106 can include a variety of structures to route the electrical signals such as, for example, pads, lands, or traces. Although not depicted, a passivation layer comprising an electrically insulative material such as, for example, polyimide can be deposited on the one or more interconnect layers 106 and patterned to provide openings in the passivation layer to facilitate electrical coupling of the one or more semiconductor dies 108 to the one or more interconnect layers 106.
The one or more semiconductor dies 108 are attached to the first side A1 of the semiconductor substrate 102 using any suitable configuration including, for example, a flip-chip configuration, as depicted. Other suitable die-attach configurations such as, for example, a wire-bonding configuration can be used in other embodiments.
In the depicted embodiment, one or more bumps 110 are formed on the one or more semiconductor dies 108 and bonded to the one or more interconnect layers 106. The one or more humps 110 generally comprise an electrically conductive material such as, for example, solder or other metal to route the electrical signals of the one or more semiconductor dies 108. According to various embodiments, the one or more bumps 110 comprise lead, gold, tin, copper, or lead-free materials, or combinations thereof. The one or more bumps 110 can have a variety of shapes including spherical, cylindrical, rectangular, or other shapes and can be formed using a bumping process, such as, for example, a controlled collapse chip connect (C4) process, stud-bumping, or other suitable bumping process.
The one or more bumps 110 can be formed on the one or more semiconductor dies 108 while the one or more semiconductor dies 108 are in either wafer or singulated form. The one or more semiconductor dies 108 can be attached to the semiconductor substrate 102 while the semiconductor substrate 102 is in either wafer or singulated form.
The one or more semiconductor dies 108 generally have an active side that includes a surface upon which a plurality of integrated circuit (IC) devices (not shown) such as transistors for logic and/or memory are formed and an inactive side that is disposed opposite to the active side. The active side of the one or more semiconductor dies 108 is electrically coupled to the one or more interconnect layers 106. In the depicted embodiment, the active side of the one or more semiconductor dies 108 is coupled to the one or more interconnect layers 106 using the one or more bumps 110. In other embodiments, the active side of the one or more semiconductor dies 108 is electrically coupled to the one or more interconnect layers 106 using other structures, such as, for example, one or more bonding wires (e.g., one or more bonding wires 934 of
One or more package interconnect structures such as, for example, one or more solder balls 112 or bumps (e.g., the one or more bumps 520 of
According to various embodiments, the one or more semiconductor dies 108 and the semiconductor substrate 102 are coupled together to form a package assembly. The package assembly 100 can be electrically coupled to other electrical devices such as a printed circuit board (PCB) 1.50 (e.g., motherboard) or module using the one or more package interconnect structures to further route the electrical signals of the one or more semiconductor dies 108. The one or more package interconnect structures (e.g., the one or more solder balls 112) can be sized, in some embodiments, to provide a gap between the one or more semiconductor dies 108 and the printed circuit board 150, as shown.
Referring to
Referring to
According to various embodiments, one or more devices including IC devices and/or passive devices can be formed on the first side A1 of the semiconductor substrate 102. For example, an example capacitor 222 and an example electro-static discharge (ESD) protection device 224 can be formed on the semiconductor substrate 102 as depicted in region 275 of the semiconductor substrate 102. An enlarged view of region 275 is depicted in region 277, which shows the capacitor 222 and the ESD protection device 224 in greater detail.
The capacitor 222 can be, for example, a de-coupling capacitor to reduce noise associated with the electrical signals such as power/ground signals of the one or more semiconductor dies. The capacitor 222 can include, for example, a metal-oxide-semiconductor (MOS) structure having a source region, S, and a drain region, D, formed in the semiconductor substrate 102. The source region S and the drain region D can be formed, for example, by using a doping or implant process to alter the electrical conductivity of the semiconductor material of the semiconductor substrate 102. In some embodiments, the source region S and/or the drain region D is implanted with a dopant to form an N-type junction in a P-type substrate. A P-type junction in an N-type substrate can be used in other embodiments. According to various embodiments, the source region S and the drain region D are formed prior to forming the dielectric layer 104 of
The ESD protection device 224 can include, for example, a diode to protect against electro-static discharge. The ESD protection device 224 can be formed, for example, by a doping or implant process to create an N-type region in the semiconductor substrate 102, which may be a P-type substrate in some embodiments. A P-type region can be formed in an N-type substrate in other embodiments. The ESD protection device 224 can be formed, for example, using techniques associated with forming MOS or bipolar devices. According to various embodiments, the ESD protection device 224 includes a complementary MOS (CMOS), bipolar, transient voltage suppression (TVS) and/or Zener diode or a metal oxide varistor (MOV). The ESD protection device 224 can include other suitable devices that protect against electro-static discharge in other embodiments.
Referring to
Referring to
Referring to
When the actions described in connection with
In some embodiments, the one or more package interconnect structures (e.g., the one or more solder balls 112) can be formed on the semiconductor substrate 102 of the package assembly 300A to form a final package assembly. The final package assembly using the package assembly 300A may save costs associated with using an underfill material and/or molding compound. In some embodiments, the semiconductor substrate 102 comprises a material that has a coefficient of thermal expansion (CTE) that is substantially the same as a material of the one or more semiconductor dies 108. For example, the semiconductor substrate 102 and the one or more semiconductor dies 108 may both comprise silicon. In such a case, the stress of thermal expansion, which is generally mitigated by the underfill material 314 and/or the molding compound 316, is reduced because the semiconductor substrate 102 and the one or more semiconductor dies 108 have the same CTE. Thus, when the CTE is similar or the same for the semiconductor substrate 102 and the one or more semiconductor dies 108, the underfill material 314 and/or the molding compound 316 may not be used at all.
In some embodiments, the one or more package interconnect structures (e.g., the one or more solder balls 112) can be formed on the semiconductor substrate 102 of the package assembly 300B to form a final package assembly. The final package assembly using the underfill material 314 may increase reliability of joints such as solder joints associated with the one or more bumps 110 of the package assembly 300B.
Referring to
The actions described in connection with
Referring to
Referring to
The one or more package interconnect structures can include other types of structures than the one or more bumps 520 depicted in
Referring to
The molding compound 316 is further deposited to substantially encapsulate the one or more semiconductor dies 108. In some embodiments, the molding compound 316 is deposited to substantially cover a surface on the first side A 1 of the semiconductor substrate 102, which can be in either wafer form or singulated form. When the semiconductor substrate 102 is in wafer form, the molding compound 316 can be deposited to overmold an entire surface of the wafer corresponding with the first side A1 of the semiconductor substrate 102. The deposited molding compound 316 can be further divided into smaller blocks or regions for stress/warpage control. For example, portions of the molding compound 316 can be patterned using well-known etch and/or lithography processes or otherwise removed at peripheral edges of each semiconductor substrate unit on the wafer.
Referring to
Referring to
In other embodiments, the one or more solder balls 112 are formed directly on the one or more interconnect layers 106. That is, in some embodiments, the one or more bumps 520 are not be formed at all and the one or more solder balls 112 are directly bonded to the one or more interconnect layers 106 through the one or more openings.
When the one or more bumps 520 are used in conjunction with the one or more solder balls 112, as depicted, the one or more solder balls 112 can be smaller than solder balls that are used in a package assembly that does not use the one or more bumps 520. The additional height provided by the one or more bumps 520 facilitates using a smaller size for the one or more solder balls 112 because less solder ball material is needed to fill the one or more openings.
The one or more solder balls 112 can include multiple rows of solder balls configured to further route the electrical signals of the one or more semiconductor dies 108. The package interconnect structures can include other types of structures. For example, in some embodiments, one or more post structures are formed in the one or more openings to route the electrical signals of the one or more semiconductor dies 108.
In some embodiments, the package interconnect structures (e.g., the one or more solder balls 112) are attached to a printed circuit board (e.g., the printed circuit board 150 of
In some embodiments, the semiconductor substrate 102 is in wafer form and a backside of the wafer (e.g., the second side A2 of the semiconductor substrate 102) is thinned to provide a smaller package assembly. Material can be removed from the backside of the wafer using, for example, well-known mechanical and/or chemical wafer thinning processes such as grinding or etching.
Referring to
Referring to
Referring to
The one or more solder balls 518 can be formed, for example, by forming one or more openings in the molding compound 316 of the package assembly 500B of
Referring to
Referring to
Referring to
In an embodiment, a bonding wire 934a is formed to electrically couple an active side of a first semiconductor die to an active side of a second semiconductor die, as shown. The one or more bonding wires 934 can further include a bonding wire 934b that electrically couples an active side of a semiconductor die to the one or more interconnect layers 106 disposed between the first semiconductor die and the second semiconductor die. A molding compound 316 is formed to substantially encapsulate the one or more semiconductor dies 108 and the one or more bonding wires 934, as shown.
Referring to
Referring to
In some embodiments, the active side of the second semiconductor die is electrically coupled to the one or more interconnect layers 106 by using a bonding wire 934c to electrically couple the active side of the second semiconductor die to the inactive side of the first semiconductor die and using a bonding wire 934d to electrically couple the first bonding wire 934c to the one or more interconnect layers 106. A molding compound 316 is formed to substantially encapsulate the one or more semiconductor dies 108 and the one or more bonding wires 934, as shown. Although not shown, in other embodiments, a bottom semiconductor die of the one or more semiconductor dies 108 can be coupled to the semiconductor substrate 102 in a wirebonding configuration and a top semiconductor die of the one or more semiconductor dies 108 can be coupled to the bottom semiconductor die in a flip-chip configuration.
Techniques and con figurations described in connection with
At 1204, the method 1200 further includes forming a dielectric layer (e.g., the dielectric layer 104 of
The dielectric layer 104 can be formed by depositing an electrically insulative material such as, for example, silicon dioxide (SiO2), silicon nitride (SiN), or silicon oxynitride (SiOxNy) to substantially cover one or more surfaces of the semiconductor substrate 102, as shown. Other suitable electrically insulative materials can be used in other embodiments.
The dielectric layer 104 can be formed by using a suitable deposition technique including, for example, physical vapor deposition (PVD), chemical vapor deposition (CVD), and/or atomic layer deposition (ALD). Other suitable deposition techniques can be used in other embodiments. The dielectric layer 104 can be used as a dielectric (e.g., gate dielectric) in the formation of the one or more devices (e.g., capacitor 222 or ESD protection device 224 of
At 1206, the method 1200 further includes forming one or more interconnect layers (e.g., the one or more interconnect layers 106 of
The one or more interconnect layers can be formed by depositing and/or patterning an electrically conductive material such as, for example, a metal (e.g., copper or aluminum) or a doped semiconductor material (e.g., doped polysilicon). Other suitable electrically conductive materials can be used in other embodiments.
The one or more interconnect layers can include a variety of structures to route the electrical signals such as, for example, pads, lands, or traces. A passivation layer comprising an electrically insulative material such as, for example, polyimide can be deposited on the one or more interconnect layers and patterned to provide openings in the passivation layer to facilitate electrical coupling of the one or more semiconductor dies to the one or more interconnect layers.
The one or more interconnect layers can be used as an electrode material in the formation of the one or more devices on the semiconductor substrate. For example, the electrode material can serve as a gate electrode for the one or more devices.
At 1208, the method 1200 further includes attaching a semiconductor die (e.g., the one or more semiconductor dies 108 of
In an embodiment, the semiconductor die is attached to the first side of the semiconductor substrate in a flip-chip configuration (e.g., as shown in the package assembly 100 of
In another embodiment, the semiconductor die is attached to the first side of the semiconductor substrate in a wire-bonding configuration (e.g., as shown in the package assembly 900 of
In yet another embodiment, the semiconductor die is attached to the semiconductor substrate in a flip-chip configuration and another semiconductor die is attached to the semiconductor substrate in a wire-bonding configuration (e.g., as shown in the package assembly 1000 of
At 1210, the method 1200 further includes electrically coupling the active side of the semiconductor die to the one or more interconnect layers. In an embodiment, the active side of the semiconductor die is electrically coupled to the one or more interconnect layers using the one or more bumps. In another embodiment, the active side of the semiconductor die is electrically coupled to the one or more interconnect layers using one or more bonding wires (e.g., the one or more bonding wires 934 of
At 1212, the method 1200 further includes depositing an underfill material (e.g., the underfill material 314 of
The molding compound is generally deposited to substantially encapsulate the semiconductor die. In a wire-bonding configuration, the molding compound is deposited to su substantially encapsulate the one or more bonding wires. According to various embodiments, the molding compound is formed by depositing a resin (e.g., a thermosetting resin) in solid form (e.g., a powder) into a mold and applying heat and/or pressure to fuse the resin. In some embodiments, the molding compound is not the same material as the underfill material.
In a flip-chip configuration, the molding compound can be used in conjunction with the underfill material (e.g., as shown in
At 1214, the method 1200 further includes forming one or more package interconnect structures on the one or more interconnect layers to route electrical signals of the semiconductor die to and/or from the semiconductor substrate. In some embodiments, the one or more package interconnect structures include one or more solder balls (e.g., the one or more solder balls 112 of
In some embodiments, the one or more package interconnect structures include one or more bumps (e.g., the one or more bumps 520 of
At 1216, the method 1200 further includes performing additional operations to increase thermal dissipation, protect/strengthen, counter-balance, and/or reduce warpage of the semiconductor substrate. In some embodiments, one or more thermal dissipation structures (e.g., the one or more solder balls 418 or 518 of respective
In some embodiments, a heat spreader (e.g., the heat spreader 730 of
In an embodiment, a molding compound is formed to substantially cover the second side of the semiconductor substrate (e.g., as shown in
At 1308, the method 1300 further includes coupling one or more semiconductor dies (e.g., the semiconductor dies 108 of
At 1310, the method 1300 further includes depositing an underfill material (e.g., the underfill material 314 of
At 1312, the method 1300 further includes forming one or more package interconnect structures (e.g., the solder balls 112 of
At 1314, the method 1300 further includes coupling the one or more package interconnect structures and/or the one or more thermal dissipation structures to a printed circuit board (e.g., the printed circuit board 150 of
At 1408, the method 1400 further includes coupling one or more semiconductor dies (e.g., the semiconductor dies 108 of
At 1410, the method 1400 further includes forming one or more additional bumps (e.g., the one or more humps 520 of
At 1412, the method 1400 further includes depositing a molding compound the molding compound 316 of
The molding compound can be formed by depositing a resin of solid form into a mold and subsequently applying heat and/or pressure to fuse the resin. According to various embodiments, the molding compound is deposited when the semiconductor substrate is in wafer form to overmold an entire surface of the wafer. The deposited molding compound can be divided into smaller blocks or regions to reduce stress between the molding compound and the wafer.
In some embodiments where the semiconductor die is coupled to a first side of the semiconductor substrate, a molding compound is formed to substantially cover a second side of the semiconductor substrate, the second side being disposed opposite to the first side of the semiconductor substrate. The molding compound can be used in this manner to reduce stress and/or warpage associated with a molding compound disposed on the first side of the semiconductor substrate.
At 1414, the method 1400 further includes forming one or more package interconnect structures (e.g., the solder balls 112 of
The one or more thermal dissipation structures are generally formed on an inactive side of the one or more semiconductor dies to provide a thermal path for heat dissipation. One or more openings can be formed in the molding compound to expose the inactive side of the one or more semiconductor dies to allow formation of the one or more thermal dissipation structures on the one or more semiconductor dies. The one or more package interconnect structures and the one or more thermal dissipation structures can be sized to have respective surfaces that are substantially coplanar (e.g., plane 519 of
At 1416, the method 1400 further includes coupling the one or more package interconnect structures and/or the one or more thermal dissipation structures to a printed circuit board (e.g., the printed circuit board 150 of
Although certain embodiments have been illustrated and described herein, a wide variety of alternate and/or equivalent embodiments or implementations calculated to achieve the same purposes may be substituted for the embodiments illustrated and described without departing from the scope of the present disclosure. This disclosure is intended to cover any adaptations or variations of the embodiments discussed herein. Therefore, it is manifestly intended that embodiments described herein be limited only by the claims and the equivalents thereof.
Claims
1. A method comprising:
- providing a semiconductor substrate comprising a semiconductor material;
- forming a dielectric layer on the semiconductor substrate;
- forming an interconnect layer on the dielectric layer;
- attaching a semiconductor die to the semiconductor substrate; and
- electrically coupling an active side of the semiconductor die to the interconnect layer, the interconnect layer to route electrical signals of the semiconductor die.
2. The method of claim 1, wherein:
- the semiconductor die is attached to the semiconductor substrate in a flip-chip configuration; and
- the active side of the semiconductor die is electrically coupled to the interconnect layer using one or more bumps.
3. The method of claim 1, wherein:
- the semiconductor die is attached to the semiconductor substrate in a wire-bonding configuration;
- an inactive side of the semiconductor die is attached to the semiconductor substrate using an adhesive; and
- the active side of the semiconductor die is electrically coupled to the interconnect layer using one or more bonding wires.
4. The method of claim 1, further comprising:
- forming a molding compound to substantially encapsulate the semiconductor die.
5. The method of claim 4, wherein the semiconductor die is attached to a first side of the semiconductor substrate, the method further comprising:
- forming a molding compound to substantially cover a second side of the semiconductor substrate, the second side being disposed opposite to the first side of the semiconductor substrate.
6. The method of claim 1, wherein the semiconductor die is attached to a first side of the semiconductor substrate, the method further comprising:
- thermally coupling a heat spreader to a second side of the semiconductor substrate, the second side being disposed opposite to the first side of the semiconductor substrate.
7. The method of claim 1, wherein the semiconductor die is attached to a first side of the semiconductor substrate, the method further comprising:
- removing portions of the semiconductor material from a second side of the semiconductor substrate to increase a surface area of the second side, the second side being disposed opposite to the first side of the semiconductor substrate.
8. The method of claim 1, wherein the semiconductor die is a first semiconductor die, the method further comprising:
- electrically coupling an active side of a second semiconductor die to the interconnect layer.
9. The method of claim 8, wherein:
- an inactive side of the second semiconductor die is attached to the first semiconductor die using an adhesive; and
- the active side of the second semiconductor die is electrically coupled to the interconnect layer using one or more bonding wires.
10. The method of claim 1, further comprising:
- forming a de-coupling capacitor on the semiconductor substrate; and
- forming an electro-static discharge (ESD) protection device on the semiconductor substrate to protect against electro-static discharge, wherein the de-coupling capacitor and the ESD protection device are formed prior to attaching the semiconductor die to the semiconductor substrate.
11. An apparatus comprising:
- a semiconductor substrate comprising a semiconductor material;
- a dielectric layer formed on the semiconductor substrate;
- an interconnect layer formed on the dielectric layer; and
- a semiconductor die attached to the semiconductor substrate, wherein an active side of the semiconductor die is electrically coupled to the interconnect layer, the interconnect layer to route electrical signals of the semiconductor die.
12. The apparatus of claim 11, wherein:
- the semiconductor die is attached to the semiconductor substrate in a flip-chip configuration; and
- the active side of the semiconductor die is electrically coupled to the interconnect layer using one or more bumps.
13. The apparatus of claim 11, wherein:
- the semiconductor die is attached to the semiconductor substrate in a wirebonding configuration;
- an inactive side of the semiconductor die is attached to the semiconductor substrate using an adhesive; and
- the active side of the semiconductor die is electrically coupled to the interconnect layer using one or more bonding wires.
14. The apparatus of claim 11, further comprising:
- one or more package interconnect structures formed on the interconnect layer to further route the electrical signals of the semiconductor die.
15. The apparatus of claim 14, further comprising:
- a printed circuit board, wherein the semiconductor substrate is (i) mounted on the printed circuit board and (ii) electrically coupled to the printed circuit board using the one or more package interconnect structures.
16. The apparatus of claim 11, further comprising:
- a molding compound disposed to substantially encapsulate the semiconductor die.
17. The apparatus of claim 11, wherein the semiconductor die is attached to a first side of the semiconductor substrate, the apparatus further comprising:
- a molding compound disposed to substantially cover a second side of the semiconductor substrate, the second side being disposed opposite to the first side of the semiconductor substrate.
18. The apparatus of claim 11, wherein the semiconductor die is attached to a first side of the semiconductor substrate, the apparatus further comprising:
- a heat spreader thermally coupled to a second side of the semiconductor substrate, the second side being disposed opposite to the first side of the semiconductor substrate.
19. The apparatus of claim 11, wherein the semiconductor die is attached to a first side of the semiconductor substrate, the apparatus further comprising:
- one or more recessed regions formed in the second side of the semiconductor substrate to increase a surface area of the second side of the semiconductor substrate.
20. The apparatus of claim 11, wherein the semiconductor die is a first semiconductor die, the apparatus further comprising:
- a second semiconductor die, wherein an active side of the second semiconductor die is electrically coupled to the interconnect layer.
21. The apparatus of claim 20, wherein:
- an inactive side of the second semiconductor die is attached to the first semiconductor die using an adhesive; and
- the active side of the second semiconductor die is electrically coupled to the interconnect layer using one or more bonding wires.
22. The apparatus of claim 11, wherein the semiconductor substrate comprises:
- a de-coupling capacitor formed on the semiconductor substrate to reduce noise associated with the electrical signals; and
- an electro-static discharge (ESD) protection device formed on the semiconductor substrate to protect against electro-static discharge.
23. The apparatus of claim 11, wherein:
- the semiconductor substrate comprises silicon;
- the semiconductor die comprises silicon;
- the dielectric layer comprises at least one of silicon dioxide (SiO2), silicon nitride (SiN), and silicon oxynitride (SiOxNy); and
- the interconnect layer comprises a metal.
Type: Application
Filed: Dec 20, 2010
Publication Date: Jul 21, 2011
Inventors: Shiann-Ming Liou (Campbell, CA), Sehat Sutardja (Los Altos Hills, CA), Albert Wu (Palo Alto, CA), Chuan-Cheng Cheng (Fremont, CA), Chien-Chuan Wei (Los Gatos, CA)
Application Number: 12/973,249
International Classification: H01L 23/34 (20060101); H01L 21/60 (20060101);