SEMICONDUCTOR DEVICE
An exemplary semiconductor device is provided. The semiconductor device includes a semiconductor stacked layer and a conductive structure. The conductive structure is located on the semiconductor stacked layer. The conductive structure includes a bottom portion and a top portion on opposite sides thereof. The bottom portion is in contact with the semiconductor stacked layer. A ratio of a top width of the top portion to a bottom width of the bottom portion is less than 0.7. The conductive structure can be a conductive dot structure or a conductive line structure.
This application is a continuation of U.S. patent application Ser. No. 12/314,730 filed on Dec. 16, 2008, which claims the right of priority based on TW application Ser. No. 096150472, filed Dec. 26, 2007, entitled “Photoelectric Device” the contents of which are incorporated herein by reference.
TECHNICAL FIELDThe present invention relates to a semiconductor device and in particular to a semiconductor device having a conductive structure.
BACKGROUNDLight-emitting diodes (LEDs) are semiconductors that are widely used in light sources. Comparing to conventional tungsten lamps or cold cathode fluorescent lamps (CCFLs), LEDs consume less power and have longer lifetime. Therefore, LEDs are replacing the conventional light sources gradually, and utilized in various fields. For example, the LEDs are capable of being employed in traffic lights, optical display devices, data storage devices, communication devices, illuminative equipments and medical equipments. The desire of brightness of the LEDs increases as the usage and development of the LEDs evolves, thus one of the main goals of engineers who design LEDs is to increase the brightness of the LEDs.
One method for enhancing brightness and luminous flux of LEDs is to enlarge surface area of a chip. However, when the surface area of the chip is enlarged, an electric current can not be spread uniformly from a contact electrode into a light-emitting layer; and if the surface area of the contact electrode is enlarged to make the electric current spread uniformly, an effect of light blocking would occur and thus the light extraction is reduced. In this regard, how to spread the electric current uniformly in the light-emitting layer and increase the brightness of the LED without changing the surface area of the contact electrode is a problem need to be solved.
A conventional method for spreading the electric current is performed by using a semi-transparent current spreading layer formed on a p-type semiconductor layer. Generally, for reducing effect of absorbing light, it is preferred to have a thinner semi-transparent current spreading layer. However, the thinner the semi-transparent current spreading layer is, the higher its sheet resistance is.
What is needed, therefore, is a semiconductor device that can overcome the above-mentioned shortcomings.
SUMMARYAn exemplary semiconductor device is provided. The semiconductor device includes a semiconductor stacked layer and a conductive structure located on the semiconductor stacked layer. The conductive structure includes a bottom portion and a top portion on opposite side thereof. The bottom portion is in contact with the semiconductor stacked layer. A ratio of a top width of the top portion to a bottom width of the bottom portion is less than 0.7. The conductive structure can be a conductive dot structure or a conductive line structure.
In an embodiment of the present invention, a height from the bottom portion to the top portion is greater than the bottom width.
In an embodiment of the present invention, the bottom width is less than a wavelength of light generated by the semiconductor device.
In an embodiment of the present invention, the semiconductor device further includes a roughened structure or a periodic concave-convex structure formed on a surface of the semiconductor stacked layer.
In an embodiment of the present invention, the semiconductor device further includes a protective layer formed on sidewalls of the conductive structure.
In an embodiment of the present invention, the semiconductor device further includes a transparent conductive layer formed on the conductive structure.
In an embodiment of the present invention, the semiconductor device further includes a second transparent conductive layer located between the conductive structure and the semiconductor stacked layer.
In an embodiment of the present invention, the semiconductor device further includes a plurality of grooves filled with an insulating protective layer in the semiconductor stacked layer.
In an embodiment of the present invention, the semiconductor stacked layer includes an upper surface with an average roughness greater than 0.1 μm.
Another exemplary semiconductor device is provided. The semiconductor device includes a semiconductor stacked layer and a conductive structure located on the semiconductor stacked layer. The conductive structure includes a bottom portion and a top portion on opposite side thereof. The bottom portion is in contact with the semiconductor stacked layer. A height from the bottom portion to the top portion is greater than a bottom width of the bottom portion.
In an embodiment of the present invention, the semiconductor device further includes a protective layer formed on sidewalls of the conductive structure.
An exemplary semiconductor device is provided. The semiconductor device includes a semiconductor stacked layer and a conductive structure. The semiconductor stacked layer has a first semiconductor layer, an active layer and a second semiconductor layer. The conductive structure is formed the first semiconductor layer and/or the second semiconductor layer.
In an embodiment of the present invention, the semiconductor device further includes a transparent conductive layer formed on the semiconductor stacked layer.
An exemplary backlight module is provided. The backlight module includes a light source device, an optical device and a power supply system. The light source device has the semiconductor device of one of the above embodiments. The optical device is located on a light output path of the light source device. The power supply system is adapted to provide electrical power for the light source.
An exemplary illumination device is provided. The illumination device includes a light source device, a power supply system and control element. The light source device has the semiconductor device of one of the above embodiments. The power supply system is adapted to provide electrical power for the light source. The control element is used for controlling the power supply system to input the electric power into the light source device.
These and other features and advantages of the various embodiments disclosed herein will be better understood with respect to the following description and drawings, in which like numbers refer to like parts throughout, and in which:
Reference will now be made to the drawings to describe various exemplary embodiments of the present semiconductor devices in detail.
The present invention utilizes a nano-imprint technique to form a conductive structure located between an electrode and a semiconductor stacked layer of a semiconductor device. The conductive structure can be a conductive dot structure having a plurality of conductive dots or a conductive line structure having a plurality of conductive lines. The conductive structure can spread electric current in the semiconductor stacked layer uniformly from the electrode. A width of the conductive structure formed by the nano-imprint process is relatively small and even less than the wavelength of light generated by the semiconductor device, and thus an undesired effect of light blocking can be reduced significantly or even avoided. As a result, a luminescent efficiency of the semiconductor device is increased. The above structure is not limited to the specific semiconductor device, and it can be used in, such as, a light-emitting device, a solar cell device, or a light-emitting diode. Various exemplary embodiments would be described as follows.
As shown in
The temporary substrate 101 can be a metallic substrate, an insulating substrate, a semiconductor substrate or a thermoplastic polymer substrate, such as a copper (Cu) substrate, a nickel (Ni) substrate, an epoxy resin substrate, a sapphire substrate, or gallium nitride (GaN) substrate. The substrate 111 can be made of composite material, ceramic material, sapphire, silicon carbide (SiC), silicon (Si), zinc oxide (ZnO), magnesium oxide (MgO), aluminum nitride (AlN), gallium nitride (GaN), gallium phoshpide (GaP), gallium arsenide (GaAs), gallium aluminum arsenide (AlGaAs), gallium arsenide phosphide (GaAsP), or metal, such as copper or nickel. The photoresist layer 102 can be made of flexible metal, UV-curable resin, thermosetting material, thermoplastic polymer, or indium tin oxide. The imprint mold 103 can be formed with a patterning process by the following materials: silicon (Si), a nickel (Ni), gallium nitride (GaN), silicon dioxide (SiO2), sapphire, or polymer. The first semiconductor layer 112, the active layer 113 and the second semiconductor layer 114 can be formed with an epitaxial process by aluminum indium gallium phosphide (AlGaInP) series semiconductor or indium gallium nitride (InGaN) series semiconductor. The conductive dot structure 115 can be made of aurum (Au), silver (Ag), chromium/aurum (Cr/Au), aurum/beryllium-aurum/aurum (Au/BeAu/Au), aurum/germanium-aurum-nickel/aurum (Au/GeAuNi/Au), or carbon nanotube. The transparent conductive layer 116 can be made of indium tin oxide, indium zinc oxide, cadmium tin oxide, zinc oxide, indium oxide, tin oxide, copper aluminum oxide, copper gallium oxide, strontium copper oxide, or carbon nanotube. The first electrode 117 and the second electrode 118 each can be made of chromium/aurum (Cr/Au), titanium/platinum/aurum (Ti/Pt/Au), aurum/beryllium-aurum/aurum (Au/BeAu/Au), aurum/ germanium-aurum-nickel/aurum (Au/GeAuNi/Au). The same reference numerals would be used in the same components in the following FIGS.
Furthermore, referring to FIG, 3A, which shows a structure of a semiconductor device in accordance with a third embodiment of the present invention, a roughened structure 131 is formed on a surface of the second semiconductor layer 114 by a roughening process. Referring to
Unlike a conventional lithography technique, a nano-imprint technique of present invention can generate a relatively fine photoresist pattern and accomplish subsequent patterning process easily. In this regard, a semiconductor device in accordance with a fifth embodiment of the present invention as shown in
The conductive dot structure and the conductive line structure in the above embodiments can be substituted with each other. The conductive structures can be made of conductive material other than metal. The conductive structures are not limited to be located between the electrode and the semiconductor stacked layer. The conductive structures for spreading the electric current can be located on two sides of the semiconductor stacked layer simultaneously, in the semiconductor stacked layer, or between different semiconductor stacked layers.
In addition, the semiconductor device mentioned above may be mounted with the substrate side down onto a submount via a solder bump or a glue material to form a light source device. Besides, the submount further comprises at least one circuit layout electrically connected to the electrode of the semiconductor device via an electrical conductive structure, such as a metal wire. The semiconductor device mentioned above may also be mounted on a submount by at least one solder bump with the substrate side facing up to form a flip chip type light source device. Besides, the submount further comprises at least one circuit layout electrically connected to the electrodes of the semiconductor device via the solder.
Referring to
Referring to
The above description is given by way of example, and not limitation. Given the above disclosure, one skilled in the art could devise variations that are within the scope and spirit of the invention disclosed herein, including configurations ways of the recessed portions and materials and/or designs of the attaching structures. Further, the various features of the embodiments disclosed herein can be used alone, or in varying combinations with each other and are not intended to be limited to the specific combination described herein. Thus, the scope of the claims is not to be limited by the illustrated embodiments.
Claims
1. A semiconductor device, comprising:
- a first semiconductor stacked layer having a first outermost surface;
- a second semiconductor stacked layer having a second outermost surface opposite to the first outermost surface; and
- a first conductive structure made of a material different from that of the first semiconductor stacked layer and formed between the first outermost surface and the second outermost surface.
2. The semiconductor device of claim 1, further comprising a second conductive structure formed between the first outermost surface and the second outermost surface.
3. The semiconductor device of claim 2, wherein the first conductive structure is near the first outermost surface than the second outermost surface.
4. The semiconductor device of claim 1, further comprising an active layer between the first semiconductor stacked layer and the second semiconductor stacked layer.
5. The semiconductor device of claim 1, further comprising a transparent layer formed on the first conductive structure.
6. The semiconductor device of claim 5, wherein the transparent layer is electrically connected to the first conductive layer.
7. The semiconductor device of claim 1, wherein the first conductive structure contacts the first semiconductor stacked layer.
8. The semiconductor device of claim 1, wherein the first conductive structure comprises a dot structure or a line structure.
9. The semiconductor device of claim 1, wherein the first conductive structure has a height and a bottom width, wherein a ratio of the height to the bottom width is greater than 1.5.
10. The semiconductor device of claim 1, wherein the first conductive structure has a top width and a bottom width, wherein a ratio of the top width to the bottom width is less than 0.7.
11. The semiconductor device of claim 1, wherein the first semiconductor stacked layer comprises a groove for accommodating the first conductive structure.
12. The semiconductor device of claim 1, wherein the first conductive structure contacts the first outermost surface.
13. A semiconductor device, comprising:
- a first semiconductor stacked layer having a uppermost surface and a lowermost surface;
- a second semiconductor stacked layer near the lowermost surface; and
- a first conductive structure made of a material different from that of the first semiconductor stacked layer and having a top surface distant from the lowermost surface, and a bottom surface formed between the uppermost surface and the lowermost surface.
14. The semiconductor device of claim 13, further comprising a transparent layer formed on the first conductive layer.
15. The semiconductor device of claim 13, further comprising an active layer between the first semiconductor stacked layer and the second semiconductor stacked layer.
16. The semiconductor device of claim 13, wherein the top surface has a pattern similar to that of the bottom surface.
17. The semiconductor device of claim 13, wherein the top surface has an elevation substantially equal to that of the uppermost surface.
18. The semiconductor device of claim 13, wherein the first conductive structure has a height and a bottom width, wherein a ratio of the height to the bottom width is greater than 1.5.
19. The semiconductor device of claim 13, wherein the first conductive structure has a top width and a bottom width, wherein a ratio of the top width to the bottom width is less than 0.7.
20. The semiconductor device of claim 13, wherein the first conductive structure comprises a dot structure or a line structure.
Type: Application
Filed: Sep 19, 2011
Publication Date: Jan 12, 2012
Inventors: Chiu-Lin YAO (Hsinchu), Hin-Hsun HSIEH (Hsinchu), Tzer-Perng CHEN (Hsinchu)
Application Number: 13/235,963
International Classification: H01L 33/62 (20100101);