VERTICAL MICROCOAXIAL INTERCONNECTS

In one embodiment, a vertical microcoaxial interconnect includes a dielectric substrate having a top side and a bottom side, an inner conductor extending through the substrate from its top side to its bottom side, an outer conductor that extends through the substrate from its top side to its bottom side, the outer conductor surrounding the inner conductor, a signal line extending to the inner conductor without contacting the outer conductor, and a ground line extending to the outer conductor without contacting the inner conductor or the signal line.

Skip to: Description  ·  Claims  · Patent History  ·  Patent History
Description
CROSS-REFERENCE TO RELATED APPLICATION(S)

This application claims priority to co-pending U.S. Provisional Application Ser. No. 61/670,231, filed Jul. 11, 2012, and is a continuation of copending U.S. utility application entitled, “Vertical Microcoaxial Interconnects,” having Ser. No. 13/939,614 filed Jul. 11, 2013, both which are hereby incorporated by reference in their entirety.

NOTICE OF GOVERNMENT-SPONSORED RESEARCH

This invention was made with Government support under 1203001, awarded by the National Science Foundation (NSF). The Government has certain rights in the invention.

BACKGROUND

Today's electronic devices often include three-dimensional integrated circuits having multiple layers of active and passive electronic components that must be integrated both horizontally and vertically into a single circuit. Vertical interconnects are needed to facilitate the electrical connections of the components on the separate layers. Unfortunately, current interconnects only provide an electrical transition to these components in high-frequency packaging systems. In addition, such interconnects often suffer from signal losses and surface connection issues.

BRIEF DESCRIPTION OF THE DRAWINGS

The present disclosure may be better understood with reference to the following figures. Matching reference numerals designate corresponding parts throughout the figures, which are not necessarily drawn to scale.

FIG. 1 is a top perspective view of an embodiment of a vertical microcoaxial interconnect.

FIG. 2 is a bottom view of the interconnect of FIG. 1.

FIG. 3 is a top perspective view of the interconnect of FIG. 1 shown applied to a dipole antenna.

FIG. 4 is a top perspective view of multiple vertical microcoaxial interconnects applied to multiple antennas provided on a separate substrate.

FIGS. 5A, 5B, and 5C are scanning electron microscope (SEM) images of a front side, a back side, and a cross-section, respectively, of a fabricated vertical microcoaxial interconnect.

FIG. 6 is a microscopic image of the fabricated microcoaxial interconnect of FIGS. 5A-5C after deposition of gold coplanar waveguide (CPW) lines.

FIGS. 7A and 7B are graphs that show measured results of a fabricated microcoaxial interconnect versus a simulated response for (A) reflection coefficient and (B) insertion loss.

DETAILED DESCRIPTION

As described above, three-dimensional integrated circuits have multiple layers of active and passive electronic components that must be vertically integrated into a single circuit and vertical interconnects are needed to facilitate the electrical connections between components on separate layers. Disclosed herein are embodiments of a vertical microcoaxial interconnect that can be used in such integrated circuits.

In the following disclosure, various specific embodiments are described. It is to be understood that those embodiments are example implementations of the disclosed inventions and that alternative embodiments are possible. All such embodiments are intended to fall within the scope of this disclosure.

FIG. 1 illustrates an embodiment of a vertical microcoaxial interconnect 10. As shown in that figure, the interconnect 10 comprises a dielectric substrate 12 having a first or top side 14 and a second or bottom side 16 (FIG. 2). In some embodiments, the dielectric substrate 12 is made of high-resistivity silicon. It is noted, however, that other materials that inhibit the flow of electric current could be used to form the substrate 12. In some embodiments, the substrate 12 can be approximately 250 to 350 μm (e.g., 300 μm) thick and can be generally rectangular or circular.

Extending through the center of the substrate 12 from its top side 14 to its bottom side 16 is an inner conductor 18. The inner conductor 18 is made of an electrically-conductive material, such as a metal. In some embodiments, the metal is silver or gold. As is shown in FIG. 1, the inner conductor 18 can be rod-shaped and have a generally circular cross-section. In such cases, the inner conductor 18 can, for instance, have a cross-sectional diameter of approximately 50 to 150 μm (e.g., 100 μm).

The inner conductor 18 is surrounded by an outer conductor 19 in a coaxial relationship. The outer conductor 19 both facilitates higher packing density and electrically shields the inner conductor 18 using a metal-dielectric-metal topography. As shown in FIG. 1, the outer conductor 19 can comprise first and second lateral portions 20 and 22 that, like the inner conductor 18, extend through the substrate 12 from its top side 14 to its bottom side 16. Also like the inner conductor 18, the outer conductor 19 is made of an electrically-conductive material, such as silver or gold. The lateral portions 20, 22 can both be generally C-shaped such that they concentrically encircle the inner conductor 18 but form opposed first and second gaps 21 and 23 that prevent the outer conductor 19 from making contact with other conductors to prevent short circuiting. In some embodiments, the lateral portions 20, 22 lie within an outline of a generally circular ring having an inner diameter of approximately 250 to 350 μm (e.g., 300 μm) and an outer diameter of approximately 500 to 650 μm (e.g., 600 μm).

With further reference to FIG. 1, a first bridge 24 is provided on the top side 14 of the interconnect 10 that extends across the second gap 23 to electrically couple two of the ends of the lateral portions 20, 22. As is shown in the bottom view of FIG. 2, a second bridge 26 is provided on the bottom side 16 of the interconnect 10 that extends across the first gap 21 to electrically couple the other two ends of the lateral portions 20, 22. The bridges 24, 26 complete the circuit between the two lateral portions 20, 22 so that the outer conductor 19 forms a continuous conductive ring that encircles the inner conductor 18. Like the inner and outer conductors 18, 19, the bridges 24, 26 can also be made of an electrically-conductive material, such as silver or gold. As is described below, the outer conductor 19 can act as a ground for the interconnect 10. In some embodiments, the gaps 21, 23 are approximately 100 to 120 μm wide.

With reference back to FIG. 1, there are several conductive traces formed on the top side 14 of the substrate 12, which can also be made of a conductive metal such as silver or gold. These traces include a first central signal line 28 that extends to the inner conductor 18 and first and second ground lines 30 and 32 that border the signal line (without contacting it) and that respectively extends to the first and second lateral portions 20, 22 of the outer conductor 19. Together, the signal line 28 and the two ground lines 30, 32 form a ground-signal-ground configuration suitable for a coplanar waveguide (CPW) feed.

Referring to both FIGS. 1 and 2, there are also several conductive traces formed on the bottom side 16 of the substrate 12, which can also be made of a conductive metal such as gold. These traces include a second central signal line 34 that extends to the inner conductor 18 and third and fourth ground lines 36 and 38 that border the signal line (without contacting it) and that respectively extends to the first and second lateral portions 20, 22 of the outer conductor 19. The lines 34-38 also form a ground-signal-ground configuration.

In some embodiments, the interconnect 10 is formed by patterning the coaxial structure on the dielectric substrate 12 using photolithography. Via holes can be formed for the inner and outer conductors 18, 19 by etching through the patterned substrate 12 to create the proper length of interconnect. Once the via holes have been formed, they can be filled with a suitable conductive material.

With the configuration described above, signals can be transmitted along the first signal line 28, through the inner conductor 18, and then along the second signal line 34, or vice versa. The signals are shielded by the outer conductor 19, which is connected to ground via the ground lines 30 and 32 and/or 36 and 38. Because the signal lines 28 and 34 are separated from the ground lines 30, 32, 36, and 38 and the outer conductor 19 by dielectric material, the ground-signal-ground functionality is achieved.

The vertical microcoaxial interconnect 10 can be used in many applications. For example, the interconnect 10 can be used to deliver signals from one integrated circuit level to another integrated circuit level. In other applications, the interconnect 10 can be used to evaluate the performance of passive electronic devices. FIG. 3 illustrates an example of this. In this figure, the interconnect 10 is shown mounted to a dipole antenna 50 that is formed on a separate substrate 52. As is shown in FIG. 3, provided on the substrate 52 is a ground plane 54 that surrounds an antenna signal line 56. When the interconnect 10 is coupled to the antenna 50 in the manner depicted in FIG. 3, the first signal line 28 of the interconnect is electrically coupled to the antenna signal line 56 via the inner conductor 18, while the first and second ground lines 30, 32 are electrically coupled with the ground plane 54 via the two lateral portions 20, 22 of the outer conductor 19. Once the interconnect 10 is so connected, it can be used to, for example, measure the performance of the antenna 50 and/or another device to which it is coupled. For instance, scattering parameters can be extracted from the interconnect 10 to determine the performance of the antenna 50.

FIG. 4 illustrates use of multiple vertical coaxial interconnects 10 in association with multiple dipole antennas 50 provided on a substrate 60. The interconnects 10 are provided on a separate substrate 62. In particular, two interconnects 10 are provided on both of two opposed sides of the substrate 62. With such a configuration, the four interconnects 10 can be used to simultaneously evaluate four different antennas 50. Once that evaluation has been completed, the substrate 62 can be rotated through 90 degrees with its plane, and the other four antennas 50 of the substrate 60 can similarly be simultaneously evaluated.

Vertical microcoaxial interconnects of the type described above were fabricated for testing purposes. During the fabrication, the microcoaxial structure was first patterned on a silicon substrate using standard photolithography techniques. Once the substrate was patterned, the exposed areas were etched to create the through-holes that will be used to form the inner and outer conductors. This was achieved using Bosch's process of deep reactive ion etching (DRIE) on the substrate. The etching process was performed for 30 minutes or until the holes were etched all the way through the substrate. Next, a metallization step was performed to fill the holes with silver paste. This was achieved using diluted silver paste, and a sharp razor blade was used to course the metal into the miniature holes. In this process, a thick amount of silver paste was applied to the substrate surface and the razor blade was swept across the holes, evenly distributing the metal inside the through-holes. FIGS. 5A and 5B are front and back side scanning electron microscope (SEM) images of the interconnect following the metallization of the holes using the diluted silver paste. FIG. 5C is an SEM image of a cross-section of the microcoaxial interconnect.

Next, an additional photolithography step was performed to pattern the CPW configuration lines on the top and bottom sides of the substrate. The substrate with its metalized through-holes was spin-coated with NR9-3000PY negative photoresist at 1,000 rpm for 30 seconds at 20 acceleration and then soft-baked for 1 minute at 150° C. Following this, the substrate was exposed using a Karl Suss mask aligner for 23 seconds at 25 mw/cm2 and hard-baked for 1 minute at 100° C. The substrate was then developed in RD6 for 10 seconds. After this lithography process, an electron beam evaporator was used to deposit the metal on the CPW line patterns. First a chrome layer of approximately 15 nm was deposited at a rate of 0.3 A/sec and acted as an adhesion layer for the top gold layer. The gold layer had a thickness of approximately 300 nm and was deposited at a rate of 2 A/sec. Finally, a liftoff process was performed by placing the substrate in acetone overnight, which removed the remaining gold from the silicon surface. FIG. 6 is a microscopic image of the fabricated vertical microcoaxial interconnect with gold CPW lines.

Testing was performed on the fabricated vertical microcoaxial interconnect over a wide frequency range from dC-to-65 GHz using a vector network analyzer (VNA). The measured results of the microcoaxial interconnect are shown in FIGS. 7A and 7B. When measuring the reflection coefficient, most of the interconnects demonstrated good results as compared to simulations with more than a −10 dB loss difference at high frequencies from approximately 15 GHz to 57 GHz. When measuring the insertion loss, all four tested interconnects behaved well from dc-to-40 GHz, demonstrating less than −1.5 dB loss, which was very close to the simulated results. This proves that the microcoaxial interconnects have good signal transmission between the two ports and would provide minimal loss when characterizing passive electronic devices.

Claims

1. A vertical microcoaxial interconnect comprising:

a dielectric substrate having a top side and a bottom side;
an inner conductor extending through the substrate from its top side to its bottom side;
an outer conductor that extends through the substrate from its top side to its bottom side, the outer conductor comprising first and second generally C-shaped lateral portions whose ends are separated by opposed gaps and that concentrically encircle the inner connector;
a signal line extending to the inner conductor without contacting the outer conductor; and
a ground line extending to the outer conductor without contacting the inner conductor or the signal line.

2. The interconnect of claim 1, wherein the dielectric substrate is made of high-resistivity silicon.

3. The interconnect of claim 1, wherein the dielectric substrate is approximately 250 to 350 microns thick.

4. The interconnect of claim 1, wherein the inner conductor is rod-shaped and has a generally circular cross-section.

5. The interconnect of claim 4, wherein the inner conductor has a diameter of approximately 50 to 150 microns.

6. (canceled)

7. The interconnect of claim 6, wherein the gaps are approximately 100 to 120 microns wide.

8-9. (canceled)

10. The interconnect of claim 1, wherein the first and second lateral portions lie within an outline of a generally circular ring having an inner diameter of approximately 250 to 350 μm and an outer diameter of approximately 500 to 650 μm.

11. The interconnect of claim 1, further comprising a first bridge that crosses one of the gaps to join two ends of the C-shaped lateral portions.

12. The interconnect of claim 11, further comprising a second bridge that crosses the other gap to join two other ends of the C-shaped lateral portions.

13. The interconnect of claim 12, wherein the first bridge is provided on the top side of the substrate and the second bridge is provided on the bottom side of the substrate.

14. The interconnect of claim 1, wherein the signal line and the ground line are formed on the top side of the substrate and wherein the interconnect further comprises a further signal line and a further ground line formed on the bottom side of the substrate, wherein the further signal line extends to the inner conductor and the further ground line extends to the outer conductor.

15. A vertical microcoaxial interconnect comprising:

a dielectric substrate having a top side and a bottom side;
a rod-shaped inner conductor extending through the substrate from its top side to its bottom side, the inner conductor having a generally circular cross-section;
an outer conductor that extends through the substrate from its top side to its bottom side, the outer conductor having first and second C-shaped lateral portions whose ends are separated by opposed gaps, the lateral portions lying within an outline of a generally circular ring and concentrically encircling the inner conductor;
a first bridge that crosses one of the gaps to join two ends of the C-shaped lateral portions;
a second bridge that crosses the other gap to join two other ends of the C-shaped lateral portions;
a first signal line provided on the top side of the substrate and extending to the inner conductor without contacting the outer conductor;
first and second ground lines provided on the top side of the substrate and extending to respective lateral portions of the outer conductor without contacting the inner conductor or the signal line;
a second signal line provided on the bottom side of the substrate and extending to the inner conductor without contacting the outer conductor; and
third and fourth ground lines provided on the bottom side of the substrate and extending to respective lateral portions of the outer conductor without contacting the inner conductor or the signal line.

16. The interconnect of claim 15, wherein the dielectric substrate is approximately 250 to 350 microns thick.

17. The interconnect of claim 15, wherein the inner conductor has a diameter of approximately 50 to 150 microns.

18. The interconnect of claim 15, wherein the gaps are approximately 100 to 120 microns wide.

19. The interconnect of claim 15, wherein the outer conductor defines an inner diameter of approximately 250 to 350 μm and an outer diameter of approximately 500 to 650 μm.

20. (canceled)

Patent History
Publication number: 20150035615
Type: Application
Filed: Oct 7, 2013
Publication Date: Feb 5, 2015
Patent Grant number: 9178261
Applicant: University of South Florida (A Florida Non-Profit Corporation) (Tampa, FL)
Inventors: Justin Boone (Lutz, FL), Subramanian Krishnan (Wesley Chapel, FL), Shekhar Bhansali (Tampa, FL)
Application Number: 14/047,191
Classifications
Current U.S. Class: Having Long Line Elements (333/33); Connectors And Interconnections (333/260)
International Classification: H01P 5/02 (20060101);