Trace Design for Bump-on-Trace (BOT) Assembly
A bump-on-trace (BOT) interconnection in a package and methods of making the BOT interconnection are provided. An embodiment BOT interconnection comprises a landing trace including a distal end, a conductive pillar extending at least to the distal end of the landing trace; and a solder feature electrically coupling the landing trace and the conductive pillar. In an embodiment, the conductive pillar overhangs the end surface of the landing trace. In another embodiment, the landing trace includes one or more recesses for trapping the solder feature after reflow. Therefore, a wetting area available to the solder feature is increased while permitting the bump pitch of the package to remain small.
Latest Taiwan Semiconductor Manufacturing Company, Ltd. Patents:
In a package such as a flip chip Chip Scale Package (fcCSP), an integrated circuit (IC) or die is mounted to a substrate (e.g., a printed circuit board (PCB) or other integrated circuit carrier) through a bump on trace (BOT) interconnection. The BOT interconnection employs solder to electrically couple the bump of the IC to the trace of the substrate.
In light of the demand for ever smaller packages, attempts are often made to reduce the distance between adjacent bumps, which is known as the bump pitch. One way to reduce the bump pitch is by reducing the distance between neighboring metal traces.
Unfortunately, reducing the distance between neighboring metal traces may lead to undesirable or detrimental consequences. For example, if the neighboring metal traces are too close to each other, a solder bridge may form during reflow when the BOT interconnection is established.
For a more complete understanding of the present disclosure, and the advantages thereof, reference is now made to the following descriptions taken in conjunction with the accompanying drawings, in which:
Corresponding numerals and symbols in the different figures generally refer to corresponding parts unless otherwise indicated. The figures are drawn to clearly illustrate the relevant aspects of the embodiments and are not necessarily drawn to scale.
DETAILED DESCRIPTION OF ILLUSTRATIVE EMBODIMENTSThe making and using of the present embodiments are discussed in detail below. It should be appreciated, however, that the disclosure provides many applicable inventive concepts that can be embodied in a wide variety of specific contexts. The specific embodiments discussed are merely illustrative and do not limit the scope of the disclosure.
The present disclosure will be described with respect to embodiments in a specific context, namely a package incorporating a bump-on-trace (BOT) interconnection. The concepts in the disclosure may also apply, however, to other packages, interconnection assemblies, or semiconductor structures.
Referring collectively to
As shown, the BOT assembly 10 is employed to electrically (and, in some embodiments, structurally) couple a die 14 (in
As shown in
As shown in
Referring back to
As shown in
As shown in
In an embodiment, the landing trace 18 and the conductive pillar 20 may take a variety of suitable shapes. In other words, the landing trace 18 and the conductive pillar 20 are not limited to the shape illustrated in
As shown in
In an embodiment, the solder feature 22 engages and abuts both of the sidewalls 28 of the landing trace 18. In an embodiment, the solder feature 22 also engages and abuts the end surface 26 of the landing trace 18. The solder feature 22 may be a solder paste, a solder ball, or another suitable fusible metal alloy used to join components and having a melting point below that of the components.
Because the conductive pillar 20 extends at least to, and may overhang, the distal end 24 of the landing trace 18 as shown in
Because the volume of solder is shared between the two sidewalls 28 of the landing trace 18, the distance between the solder feature 22 and the neighboring trace 30 is decreased relative to when most or all of the solder feature 22 collects along only the sidewall 28 of the landing trace 18 facing the neighboring trace 30. Therefore, the pitch between the landing trace 18 and the neighboring trace 30 can be reduced to, for example, provide for a smaller overall package 10.
In an embodiment, the volume of solder is shared between the two sidewalls 28 and the end surface 26 of the landing trace 18. In such an embodiment, the distance between the solder feature 22 and the neighboring trace 30 may be even further decreased relative to when the solder feature 22 collects along only the sidewall 28 of the landing trace 18 facing the neighboring trace 30.
In an embodiment, the landing trace 18 may be made smaller than the neighboring trace 30 from the outset. In such circumstances, the portion 38 of the landing trace 18 depicted by dashed lines in
Referring now to
In an embodiment, the landing trace 18 and the neighboring trace 30 may be initially formed with the same length and, thereafter, the portion 38 may be removed to provide the landing trace 18 with a shorter length. The portion 38 of the landing trace 18 may be removed by, for example, etching. The portion 38 of the landing trace may also be suitably removed by a laser cut, laser burn, selective etching process, a mechanical cut, etc.
Referring now to
Referring now to
Referring now to
As shown in
As shown in
Referring now to
In an embodiment, the length, L, of the landing trace 18 within the periphery 32 of the conductive pillar 20 is about 20% to about 100% of the diameter, R, of the conductive pillar 20. The 20% lower limit was selected because the total assembly process variation is around 20% of the diameter, R, of the conductive pillar 20. Therefore, in order to ensure that the conductive pillar 20 has a suitable joint on the landing trace 18, the length, L, of the landing trace 18 is suggested to be 20% or more of the diameter, R, of the conductive pillar 20. If not, an electric open may be encountered after the assembly process because the conductive pillar 20 does not contact on landing trace 18. In an embodiment, the conductive pillar 20 is positioned such that the length, L, of the landing trace 18 within the periphery 32 of the conductive pillar 20 is less than 100% of the diameter, R, of the conductive pillar 20. In other words, the equation 1/5R≦L≦R is satisfied.
Referring now to
In
In
From the foregoing, those of ordinary skill in the art will recognize that the BOT assembly 10 controls or minimizes solder extrusion. Moreover, the BOT assembly 10 enables solder to more uniformly disperse over the landing trace. Therefore, the potential for the formation of a solder bridge is reduced in fine bump pitch packages. In other words, undesirable solder bridging between adjacent traces in a fine pitch bump (I/O) design is inhibited or prevented. In addition, BOT assembly 10 provides a more robust and reliable electrical interconnection for the package 12 by changing existing trace pattern design without substantial additional process cost.
An embodiment method of forming a bump-on-trace (BOT) assembly includes forming a landing trace on a substrate, positioning a conductive pillar over the landing trace such that the conductive pillar extends at least to an end of the landing trace, and reflowing a solder feature between the landing trace and the conductive pillar to electrically couple the landing trace to the conductive pillar.
An embodiment method of forming a bump-on-trace (BOT) assembly includes forming a landing trace on a substrate, removing a portion of the landing trace to generate an augmented wetting area, and applying solder over the augmented wetting area of the landing trace to electrically couple the landing trace to a conductive pillar.
An embodiment bump-on-trace (BOT) interconnection for a package includes a landing trace including a distal end, a conductive pillar extending at least to the distal end of the landing trace, and a solder feature electrically coupling the landing trace and the conductive pillar.
While the disclosure provides illustrative embodiments, this description is not intended to be construed in a limiting sense. Various modifications and combinations of the illustrative embodiments, as well as other embodiments, will be apparent to persons of ordinary skill in the art upon reference to the description. It is therefore intended that the appended claims encompass any such modifications or embodiments.
Claims
1. A method of forming a bump-on-trace (BOT) assembly, comprising:
- forming a landing trace on a substrate;
- positioning a conductive pillar over the landing trace such that the conductive pillar extends at least to an end of the landing trace; and
- reflowing a solder feature between the landing trace and the conductive pillar to electrically couple the landing trace to the conductive pillar.
2. The method of claim 1, further comprising positioning the conductive pillar over the landing trace such that the conductive pillar overhangs the end of the landing trace.
3. The method of claim 1, further comprising positioning the conductive pillar such that a length of the landing trace within a conductive pillar periphery is about 20% to about 100% of a diameter of the conductive pillar.
4. The method of claim 1, further comprising positioning the conductive pillar such that a length of the landing trace within a conductive pillar periphery is less than a diameter of the conductive pillar.
5. The method of claim 1, further comprising reducing a length of the landing trace relative to a length of a neighboring trace prior to the positioning of the conductive pillar.
6. The method of claim 1, further comprising removing a portion of the landing trace to generate an augmented wetting area prior to the positioning of the conductive pillar.
7. The method of claim 1, wherein the solder feature abuts an end surface and both sidewalls of the landing trace after the reflowing of the solder feature.
8. A method of forming a bump-on-trace (BOT) assembly, comprising:
- forming a landing trace on a substrate;
- generating an augmented wetting area; and
- applying solder over the augmented wetting area of the landing trace to electrically couple the landing trace to a conductive pillar.
9. The method of claim 8, wherein the augmented wetting area includes an end surface of the landing trace.
10. The method of claim 8, wherein the augmented wetting area includes an end surface of the landing trace and a portion of both opposing sidewalls of the landing trace.
11. The method of claim 8, wherein the augmented wetting area includes at least one recess in the landing trace.
12. The method of claim 8, wherein the augmented wetting area includes a plurality of recesses in the landing trace.
13. The method of claim 8, further comprising removing a portion of the landing trace to generate the augmented wetting area.
14. The method of claim 8, further comprising removing a portion of the landing trace such that a length of the landing trace within a conductive pillar periphery is about 20% to about 100% of a diameter of the conductive pillar.
15. The method of claim 8, further comprising aligning the conductive pillar such that a periphery of the conductive pillar extends at least to an end of the landing trace.
16. The method of claim 8, further comprising aligning the conductive pillar such that a periphery of the conductive pillar overhangs an end of the landing trace.
17. A bump-on-trace (BOT) interconnection for a package, comprising:
- a landing trace including a distal end;
- a conductive pillar extending at least to the distal end of the landing trace; and
- a solder feature electrically coupling the landing trace and the conductive pillar.
18. The BOT interconnection of claim 17, wherein the conductive pillar overhangs the distal end of the landing trace.
19. The BOT interconnection of claim 17, wherein the landing trace has a shorter length than a neighboring trace in the package.
20. The BOT interconnection of claim 17, wherein the solder feature engages an end surface and opposing sidewalls of the landing trace.
Type: Application
Filed: Dec 30, 2013
Publication Date: Jul 2, 2015
Applicant: Taiwan Semiconductor Manufacturing Company, Ltd. (Hsin-Chu)
Inventors: Yen-Liang Lin (Taichung City), Chen-Shien Chen (Zhubei City), Tin-Hao Kuo (Hsin-Chu)
Application Number: 14/143,648