HIGH-K LAYER CHAMFERING TO PREVENT OXYGEN INGRESS IN REPLACEMENT METAL GATE (RMG) PROCESS
A semiconductor structure includes a semiconductor substrate having an outer surface; a plurality of oxide regions, located outward of the outer surface, and defining a plurality of metal-gate-stack-receiving cavities; and a liner interspersed between the plurality of oxide regions and the semiconductor substrate and between the plurality of oxide regions and the plurality of metal-gate-stack-receiving cavities. A layer of high-K material is deposited over the semiconductor structure, including on outer surfaces of the plurality of oxide regions, outer edges of the liner, on walls of the plurality of metal-gate-stack-receiving cavities, and on the outer surface of the semiconductor substrate within the plurality of metal-gate-stack-receiving cavities. The layer of high-K material is chamfered to remove same from the outer surfaces of the plurality of oxide regions, the outer edges of the liner, and partially down the walls of the plurality of metal-gate-stack-receiving cavities.
This patent application is a divisional of U.S. patent application Ser. No. 14/985,733 filed Dec. 31, 2015, entitled “HIGH-K LAYER CHAMFERING TO PREVENT OXYGEN INGRESS IN REPLACEMENT METAL GATE (RMG) PROCESS,” the complete disclosure of which is expressly incorporated herein by reference in its entirety for all purposes.
FIELDThe present disclosure relates generally to semiconductor devices and fabrication methods, and more specifically, to field effect transistor (FET) structures and methods of fabrication thereof.
BACKGROUNDIn the Replacement Metal Gate (RMG) process, oxygen ingress during high temperature processing is a common issue causing threshold voltage (Vt) to roll up in n-type FETs (NFETs) and roll down in p-type FETs (PFETs). It is also well known that high-K metal oxides (dielectric constant higher than SiO2) have ionic bonds and tend to transport oxygen via oxygen vacancies when in contact with a deposited oxide material and subjected to a high temperature annealing process. In the state-of-the-art RMG flow, the high-K is in contact with deposited films in the middle-of-the-line (MOL), and could be causing the short-channel Vt shift observed in RMG devices.
SUMMARYPrinciples of the present disclosure provide techniques for high-K layer chamfering to prevent oxygen ingress in the replacement metal gate (RMG) process.
In one aspect, an exemplary method includes providing a semiconductor structure including a semiconductor substrate having an outer surface; a plurality of oxide regions, located outward of the outer surface of the semiconductor substrate, and defining a plurality of metal-gate-stack-receiving cavities; and a liner interspersed between the plurality of oxide regions and the semiconductor substrate and between the plurality of oxide regions and the plurality of metal-gate-stack-receiving cavities. A further step includes depositing a layer of high-K material over the semiconductor structure, including on outer surfaces of the plurality of oxide regions, outer edges of the liner, on walls of the plurality of metal-gate-stack-receiving cavities, and on the outer surface of the semiconductor substrate within the plurality of metal-gate-stack-receiving cavities. A further step includes chamfering the layer of high-K material to remove same from the outer surfaces of the plurality of oxide regions, the outer edges of the liner, and partially down the walls of the plurality of metal-gate-stack-receiving cavities, to obtain a first intermediate structure.
In another aspect, an exemplary semiconductor structure includes a semiconductor substrate having an outer surface; a plurality of metal gate stacks located outward of the outer surface of the semiconductor substrate; a plurality of oxide regions, located outward of the outer surface of the semiconductor substrate, and interspersed between the plurality of metal gate stacks; a liner interspersed between the plurality of oxide regions and the semiconductor substrate and between the plurality of oxide regions and the plurality of metal gate stacks; and a plurality of high-K layers separating the plurality of metal gate stacks from the semiconductor substrate and separating the plurality of metal gate stacks from the plurality of oxide regions. The plurality of oxide regions and the plurality of metal gate stacks extend outwardly a first height from the semiconductor substrate, and the plurality of high-K layers extend outwardly a second height from the semiconductor substrate. The second height is less than the first height.
As used herein, “facilitating” an action includes performing the action, making the action easier, helping to carry the action out, or causing the action to be performed. Thus, by way of example and not limitation, instructions executing on one processor might facilitate an action carried out by instructions executing on a remote processor, by sending appropriate data or commands to cause or aid the action to be performed. For the avoidance of doubt, where an actor facilitates an action by other than performing the action, the action is nevertheless performed by some entity or combination of entities.
Substantial beneficial technical effects are provided. For example, one or more embodiments advantageously reduce or eliminate undesirable threshold voltage changes in the Replacement Metal Gate (RMG) process, caused by oxygen ingress during high temperature processing.
These and other features and advantages of the present disclosure will become apparent from the following detailed description of illustrative embodiments thereof, which is to be read in connection with the accompanying drawings.
As noted, in the Replacement Metal Gate (RMG) process, oxygen ingress during high temperature processing is a common issue causing threshold voltage (Vt) to roll up in n-type FETs (NFETs) and roll down in p-type FETs (PFETs). It is also well known that high-K metal oxides (dielectric constant higher than SiO2) have ionic bonds and tend to transport oxygen via oxygen vacancies when in contact with a deposited oxide material and subjected to a high temperature annealing process. In the state-of-the-art RMG flow, the high-K is in contact with deposited films in the middle-of-the-line (MOL), and could be causing the short-channel Vt shift observed in RMG devices.
Since the HDP oxide is deposited in the later stages of the RMG process, it cannot be annealed at high temperatures for long times to densify the oxide without significantly degrading the junctions. One or more embodiments advantageously disconnect the high-K layer from the HDP oxide prior to the high temperature reliability annealing process. Indeed, one or more embodiments chamfer the high-K layer prior to depositing the TiN and aSi layers for reliability annealing, so that there is no path for oxygen ingress during the high temperature processing.
One or more embodiments improve upon the techniques disclosed in U.S. Pat. No. 8,999,831 issued on 7 Apr. 2015 (expressly incorporated herein by reference in its entirety for all purposes), which includes a high temperature anneal with the presence of dummy amorphous Si layer in RMG flow. One or more embodiments advantageously perform High-k chamfering or recessing prior to this high temperature anneal. This enables disconnecting a high-k path between the field oxide and the active device area at the time of the high temperature anneal, resulting in suppression of unwanted migration of oxygen via the High-k path. One or more embodiments do not require oxygen scavengers, oxidation masking, or other undesirable extra layers.
Given the discussion thus far, and referring to
Referring now to
Thus, in some instances, the structure further includes a plurality of FINS 391 intermediate the plurality of high-K layers 315 and the substrate 301, and the second height is such that the plurality of high-K layers extend outwardly beyond the plurality of FINS.
The substrate includes, for example, a silicon-on-insulator substrate or a bulk substrate.
The oxide regions include, for example, silicon dioxide or flowable oxide.
The liner includes, for example, silicon nitride.
The high-K layers include, for example, a metal oxide with a dielectric constant greater than that of silicon dioxide.
Furthermore, given the discussion thus far, and referring to
As best seen in
As best seen in
The chamfering may be, for example, by an amount greater than a chemical mechanical polishing margin, but not so much as to reach a FIN surface underlying the high-K material.
In some instances, further steps include, as best seen in
The methods as described above are used in the fabrication of integrated circuit chips. The resulting integrated circuit chips can be distributed by the fabricator in raw wafer form (that is, as a single wafer that has multiple unpackaged chips), as a bare die, or in a packaged form. In the latter case the chip is mounted in a single chip package (such as a plastic carrier, with leads that are affixed to a motherboard or other higher level carrier) or in a multichip package (such as a ceramic carrier that has either or both surface interconnections or buried interconnections). In any case the chip is then integrated with other chips, discrete circuit elements, and/or other signal processing devices as part of either (a) an intermediate product, such as a motherboard, or (b) an end product. The end product can be any product that includes integrated circuit chips, ranging from toys and other low-end applications to advanced computer products having a display, a keyboard or other input device, and a central processor.
The descriptions of the various embodiments of the present invention have been presented for purposes of illustration, but are not intended to be exhaustive or limited to the embodiments disclosed. Many modifications and variations will be apparent to those of ordinary skill in the art without departing from the scope and spirit of the described embodiments. The terminology used herein was chosen to best explain the principles of the embodiments, the practical application or technical improvement over technologies found in the marketplace, or to enable others of ordinary skill in the art to understand the embodiments disclosed herein.
Claims
1. A method comprising:
- providing a semiconductor structure comprising: a semiconductor substrate having an outer surface; a plurality of oxide regions, located outward of said outer surface of said semiconductor substrate, and defining a plurality of metal-gate-stack-receiving cavities; and a liner interspersed between said plurality of oxide regions and said semiconductor substrate and between said plurality of oxide regions and said plurality of metal-gate-stack-receiving cavities;
- depositing a layer of high-K material over said semiconductor structure, including on outer surfaces of said plurality of oxide regions, outer edges of said liner, on walls of said plurality of metal-gate-stack-receiving cavities, and on said outer surface of said semiconductor substrate within said plurality of metal-gate-stack-receiving cavities; and
- chamfering said layer of high-K material to remove same from said outer surfaces of said plurality of oxide regions, said outer edges of said liner, and partially down said walls of said plurality of metal-gate-stack-receiving cavities, to obtain a first intermediate structure.
2. The method of claim 1, wherein said chamfering comprises chamfering an amount greater than a chemical mechanical polishing margin.
3. The method of claim 2, wherein said chamfering further comprises chamfering such that said amount greater than said chemical mechanical polishing margin is also less than a FIN surface underlying said high-K material.
4. The method of claim 2, further comprising:
- depositing amorphous silicon over said first intermediate structure to obtain a second intermediate structure;
- carrying out reliability annealing on said second intermediate structure;
- removing said amorphous silicon; and
- forming a plurality of metal gate stacks in said plurality of metal-gate-stack-receiving cavities.
Type: Application
Filed: Dec 30, 2017
Publication Date: May 24, 2018
Inventors: Takashi Ando (Tuckahoe, NY), Veeraraghavan S. Basker (Schenectady, NY), Johnathan E. Faltermeier (San Jose, CA), Hemanth Jagannathan (Niskayuna, NY), Tenko Yamashita (Schenectady, NY)
Application Number: 15/859,340