Multiple time programmable non-volatile memory element
A multiple time programmable non-volatile memory element and associated programming methods that allow for integration of non-volatile memory with other CMOS integrated circuitry utilizing standard CMOS processing. The multiple time programmable non-volatile memory element includes a capacitor, an access transistor that is electrically coupled to the capacitor at a connection node, and a plurality of one time programmable non-volatile memory cells. Each of the plurality of one time programmable non-volatile memory cells is electrically coupled to the connection node and includes a select transistor that is electrically coupled to an antifuse element. The antifuse element is configured to have changed resistivity in response to one or more voltage pulses received at the connection node, the change in resistivity representing a change in logic state.
Latest Novocell Semiconductor, Inc. Patents:
- Non-volatile memory element integratable with standard CMOS circuitry
- Method of sensing a programmable non-volatile memory element
- Method of utilizing a plurality of voltage pulses to program non-volatile memory elements and related embedded memories
- Non-volatile memory element integratable with standard CMOS circuitry and related programming methods and embedded memories
- Method of utilizing voltage gradients to guide dielectric breakdowns for non-volatile memory elements and related embedded memories
This application claims priority under 35 U.S.C. §119(e) to U.S. Provisional Application Ser. No. 61/244,791, entitled “MULTIPLE TIME PROGRAMMABLE NON-VOLATILE MEMORY ELEMENT,” filed on Sep. 25, 2009, which is herein incorporated by reference in its entirety. This application is related to U.S. application Ser. No. 12/887,956 entitled “NON-VOLATILE MEMORY ELEMENT INTEGRATABLE WITH STANDARD CMOS CIRCUITRY,” filed on Sep. 22, 2010, and to U.S. application Ser. No. 12/889,659, entitled “METHOD OF SENSING A PROGRAMMABLE NON-VOLATILE MEMORY ELEMENT,” filed on Sep. 24, 2010.
BACKGROUND OF INVENTIONEmbodiments of the present invention relate to non-volatile memories, and more particularly, to embedded memories for combination with other integrated circuitry.
SUMMARY OF INVENTIONThe present invention provides a non-volatile memory cell and associated programming methods that allow for the integration of non-volatile memory with other CMOS integrated circuitry utilizing the standard CMOS processing used to manufacture the other CMOS integrated circuitry. The non-volatile cell structure and programming methods of the present invention, therefore, provide a desirable solution for embedded memory architectures.
In accordance with an aspect of the present invention, a multiple time programmable non-volatile memory element is provided. The multiple time programmable non-volatile memory element comprises a capacitor, an access transistor that is electrically coupled to the capacitor at a connection node, and a plurality of one time programmable non-volatile memory cells. Each of the plurality of one time programmable non-volatile memory cells is electrically coupled to the connection node and includes a select transistor that is electrically coupled to an antifuse element. The antifuse element is configured to have changed resistivity in response to one or more voltage pulses received at the connection node, the change in resistivity representing a change in logic state.
The accompanying drawings are not intended to be drawn to scale. In the drawings, each identical or nearly identical component that is illustrated in various figures is represented by a like numeral. For purposes of clarity, not every component may be labeled in every drawing. In the drawings:
This invention is not limited in its application to the details of construction and the arrangement of components set forth in the following description or illustrated in the drawings. The invention is capable of other embodiments and of being practiced or of being carried out in various ways. Also, the phraseology and terminology used herein is for the purpose of description and should not be regarded as limiting. The use of “including,” “comprising,” “having,” “containing,” “involving,” and variations thereof herein is meant to encompass the items listed thereafter and equivalents thereof as well as additional items.
The present invention provides non-volatile memory cell and associated programming methods that allow for the integration of non-volatile memory with other CMOS integrated circuitry utilizing the standard CMOS processing used to manufacture the other CMOS integrated circuitry. Thus, the non-volatile cell structure and programming methods, therefore, provide a desirable solution for embedded memory architectures.
It is shown in
The non-volatile memory element 200 advantageously utilizes an antifuse element 206 that can be fabricated in standard CMOS processes without requiring special processing. This antifuse element 206 can be formed, for example, by using a standard gate oxide dielectric layer as an insulator. This insulator can then be made to become conductive by electrical means. For example, insulating layers, such as silicon dioxide (SiO2), can have a voltage applied across them, and the insulator will not permit current to flow. If a sufficiently high field is applied, however, the oxide will breakdown and cause a fast discharge of the voltage to across the oxide. This rapid discharge usually results in a change in the oxide or damage to the oxide that eliminates its insulating characteristic, so that the oxide will now conduct electrical current. This change in resistivity or conductive state can be used to represent the logic state of the antifuse element.
To cause the dielectric layer to become conductive, a voltage of sufficient magnitude must typically be applied across the dielectric layer. Oxides will generally become conductive with exposure to high voltages where stress is induced and charge is conducted through the oxides. Thick oxides generally behave in a manner that is typical of insulators, that is, they will tolerate an increasing field until a certain high potential, and then the oxide will break down. Below this breakdown, there is only a small current (called Fowler-Nordheim tunneling). Then, at a certain voltage level, the current will rise sharply, and significant charge will flow through the oxide. If the current is large enough, damage will occur to the oxide, and the oxide will become conductive. In some cases, one breakdown event may not be enough to cause the oxide to change permanently to a conductive state. Rather, a series of breakdown events may be needed to cause the oxide to become conductive. In thinner oxides, there can be other modes of conduction, such as direct tunneling, and these currents may prevent the easy build up of voltage across the oxide. As the voltage increases, the current through the oxide will increase, and likewise the current will decrease if the voltage is decreased. These oxides must typically conduct a significant amount of charge before the insulating characteristics are lost. This charge to breakdown (Qbd) must be driven through the insulator to cause it to change states, from an insulator to a conductor.
In particular, in the embodiment of
In this write operation, therefore, the disclosed memory cell structure of
To read the state of the antifuse element M1, a voltage is applied across the antifuse element and then read circuitry will detect if there is a current flow through the dielectric layer of the antifuse element. For example, NODE 2 can be driven to an initial voltage, such as 1 volt, and NODE 1 can be driven to a positive voltage, such as Vdd. If the dielectric layer within the antifuse element M1 is conducting, a current will flow from NODE 2, through transistor M2 to NODE 4 and then to NODE 5 and/or NODE 6 through the dielectric layer of antifuse element M1. If the dielectric layer within the antifuse element M1 is not conducting, then there would be no current flowing from NODE 2 to NODE 5 and/or NODE 6 of the antifuse element M1. The current flow determination and the no current flow state are then used to determine the resistivity state of the antifuse element and thereby to determine the logic state of the non-volatile memory cell 200. For example, dielectric layer breakdown and associated current flow could define a logic “1,” and no current flow could define a logic “0.” In the embodiment of
In an alternative embodiment, the transistor M2 is used as the access transistor, but is connected to NODES 5 and 6. In this alternative embodiment, NODES 5 and 6 of the antifuse element are connected together and to NODE 4, and NODE 2 is coupled to NODES 5 and 6 through the access transistor M2. Details on the manner in which an antifuse element may be implemented in CMOS technologies are described in co-pending application Ser. No. 12/887,956, filed Sep. 22, 2010 and entitled “NON-VOLATILE MEMORY ELEMENT INTEGRATABLE WITH STANDARD CMOS CIRCUITRY,” which is incorporated herein by reference in its entirety.
As indicated above with respect to
In particular, in the embodiment of
The present invention may be used to program multiple elements per bit to add redundancy or increase the breakdown conduction for higher reliability applications. This may be accomplished by selecting one or more of the n-BIT select signals during the memory operations. In particular, in the embodiment of
Advantageously, therefore, the benefits of the multiple time programmable non-volatile embedded memory cell structures described herein include: (1) a programming voltage generated internally to the memory cell, (2) no high voltage transistors needed for routing the high programming voltage to the memory cell, (3) unique selection of the memory cell is possible through the use of NODE 1 and NODE 2, (4) one or more times programmable memory cell, (5) capability to increase the breakdown conduction for higher reliability applications, and/or (5) no special structures, special processing techniques and/or process modifications are required to integrate the non-volatile memory cell structure with other CMOS circuitry.
Having thus described several aspects of at least one embodiment of this invention, it is to be appreciated various alterations, modifications, and improvements will readily occur to those skilled in the art. For example, equivalent elements may be substituted for those illustrated and described herein and certain features of the invention may be utilized independently of the use of other features, all as would be apparent to one skilled in the art after having the benefit of this description of the invention. Such alterations, modifications, and improvements are intended to be part of this disclosure, and are intended to be within the scope of the invention. Accordingly, the foregoing description and drawings are by way of example only.
Claims
1. A non-volatile memory, comprising:
- a plurality of multiple time programmable non-volatile memory elements, each respective multiple time programmable non-volatile memory element including:
- a capacitor;
- an access transistor electrically coupled to the capacitor at a connection node; and
- a plurality of one time programmable non-volatile memory cells corresponding in number to a number of times the respective multiple time programmable non-volatile memory element can be programmed to have a logic state that is either one of a first logic state and a second logic state that is logically opposite the first logic state, each of the plurality of one time programmable non-volatile memory cells being electrically coupled in parallel with one another to the connection node and including a select transistor that is electrically coupled to an antifuse element, the antifuse element being configured to have changed resistivity in response to one or more voltage pulses received at the connection node, the change in resistivity representing a change in the logic state of the respective multiple time programmable non-volatile memory element.
2. The non-volatile memory of claim 1, wherein the select transistor is electrically coupled between the connection node and the antifuse element in each of the plurality of one time programmable non-volatile memory cells.
3. The multiple time programmable non-volatile memory element of claim 2, wherein the antifuse element is an antifuse element transistor having a gate that is connected to the select transistor in each of the plurality of one time programmable non-volatile memory cells.
4. The multiple time programmable non-volatile memory element of claim 2, wherein the select transistor has a drain and a source, and wherein the drain of the select transistor is connected to the connection node and the source of the select transistor is connected to the antifuse element in each of the plurality of one time programmable non-volatile memory cells.
5. The multiple time programmable non-volatile memory element of claim 4, wherein the antifuse element is an antifuse element transistor having a gate that is connected to the source of the select transistor in each of the plurality of one time programmable non-volatile memory cells.
6. The multiple time programmable non-volatile memory element of claim 5, wherein each respective one time programmable non-volatile memory cell of the plurality of programmable non volatile memory cells of the respective multiple time programmable non-volatile memory element can be individually selected and programmed to have either one of the first logic state and the second logic state independently of any other one time programmable non-volatile memory cell of the plurality of one time programmable non-volatile memory cells of the respective multiple time programmable non-volatile memory element.
7. The multiple time programmable non-volatile memory element of claim 4, wherein the antifuse element is an antifuse element transistor having a source and a drain that are connected together and to the source of the select transistor in each of the plurality of one time programmable non-volatile memory cells.
8. The multiple time programmable non-volatile memory element of claim 1, wherein one of a source and a drain of the access transistor is electrically coupled to the capacitor at the connection node.
9. The multiple time programmable non-volatile memory element of claim 1, wherein the antifuse element is electrically coupled between the connection node and the select transistor in each of the plurality of one time programmable non-volatile memory cells.
10. The multiple time programmable non-volatile memory element of claim 9, wherein the antifuse element is an antifuse element transistor having a gate, a source and a drain, and wherein the gate of the antifuse element transistor is connected to the connection node and the source and drain of the antifuse element transistor are connected together and to the select transistor in each of the plurality of one time programmable non-volatile memory cells.
11. The multiple time programmable non-volatile memory element of claim 10, wherein the select transistor has a source and a drain, and wherein one of the source and the drain of the select transistor is connected to the source and drain of the antifuse element in each of the plurality of one time programmable non-volatile memory cells.
12. The multiple time programmable non-volatile memory element of claim 10, wherein the select transistor has a source and a drain, and wherein the drain of the select transistor is connected to the source and drain of the antifuse element in each of the plurality of one time programmable non-volatile memory cells.
13. The multiple time programmable non-volatile memory element of claim 12, wherein each respective one time programmable non-volatile memory cell of the plurality of programmable non volatile memory cells of the respective multiple time programmable non-volatile memory element can be individually selected and programmed to have either one of the first logic state and the second logic state independently of any other one time programmable non-volatile memory cell of the plurality of one time programmable non-volatile memory cells of the respective multiple time programmable non-volatile memory element.
14. The multiple time programmable non-volatile memory element of claim 1, wherein each respective one time programmable non-volatile memory cell of the plurality of programmable non volatile memory cells of the respective multiple time programmable non-volatile memory element can be individually selected and programmed to have either one of the first logic state and the second logic state independently of any other one time programmable non-volatile memory cell of the plurality of one time programmable non-volatile memory cells of the respective multiple time programmable non-volatile memory element.
4800297 | January 24, 1989 | Novosel et al. |
4801891 | January 31, 1989 | Novosel et al. |
4874965 | October 17, 1989 | Campardo et al. |
4888497 | December 19, 1989 | Dallabora et al. |
5703804 | December 30, 1997 | Takata et al. |
5737260 | April 7, 1998 | Takata et al. |
5828596 | October 27, 1998 | Takata et al. |
6158613 | December 12, 2000 | Novosel et al. |
6175262 | January 16, 2001 | Savelli et al. |
6477094 | November 5, 2002 | Kim et al. |
6650143 | November 18, 2003 | Peng |
6667902 | December 23, 2003 | Peng |
6671040 | December 30, 2003 | Fong et al. |
6700151 | March 2, 2004 | Peng |
6766960 | July 27, 2004 | Peng |
6775171 | August 10, 2004 | Novosel et al. |
6775197 | August 10, 2004 | Novosel et al. |
6777757 | August 17, 2004 | Peng et al. |
6791891 | September 14, 2004 | Peng et al. |
6798693 | September 28, 2004 | Peng |
6816427 | November 9, 2004 | Novosel et al. |
6822888 | November 23, 2004 | Peng |
6856540 | February 15, 2005 | Peng et al. |
6888398 | May 3, 2005 | Koehl et al. |
6898116 | May 24, 2005 | Peng |
6924664 | August 2, 2005 | Wang |
6940751 | September 6, 2005 | Peng et al. |
6956258 | October 18, 2005 | Peng |
6972986 | December 6, 2005 | Peng et al. |
6992925 | January 31, 2006 | Peng |
7031209 | April 18, 2006 | Wang et al. |
7042772 | May 9, 2006 | Wang et al. |
7173851 | February 6, 2007 | Callahan et al. |
7269047 | September 11, 2007 | Fong et al. |
7277310 | October 2, 2007 | Yoon et al. |
7402855 | July 22, 2008 | Kurjanowicz |
7463536 | December 9, 2008 | Scheuerlein et al. |
7471540 | December 30, 2008 | Luan et al. |
7471541 | December 30, 2008 | Fong et al. |
7511982 | March 31, 2009 | Kurjanowicz et al. |
7586787 | September 8, 2009 | Vo et al. |
7609539 | October 27, 2009 | Peng et al. |
7623368 | November 24, 2009 | Luan |
7642138 | January 5, 2010 | Kurjanowicz |
7755162 | July 13, 2010 | Kurjanowicz et al. |
7764532 | July 27, 2010 | Kurjanowicz et al. |
7772063 | August 10, 2010 | Novosel |
7817456 | October 19, 2010 | Kurjanowicz |
7907465 | March 15, 2011 | Peng et al. |
20020075743 | June 20, 2002 | Ooishi et al. |
20060232296 | October 19, 2006 | Wang et al. |
20060233082 | October 19, 2006 | Lee et al. |
20070008800 | January 11, 2007 | Jenne |
20080074915 | March 27, 2008 | Terzioglu et al. |
20090250726 | October 8, 2009 | Kurjanowicz |
20090251943 | October 8, 2009 | Kurjanowicz |
20090262566 | October 22, 2009 | Kurjanowicz |
20090290434 | November 26, 2009 | Kurjanowicz |
20100002527 | January 7, 2010 | Kurjanowicz |
20100011266 | January 14, 2010 | Kurjanowicz |
20100202183 | August 12, 2010 | Kurjanowicz |
20100220511 | September 2, 2010 | Kurjanowicz |
20100244115 | September 30, 2010 | Kurjanowicz et al. |
20100259965 | October 14, 2010 | Kurjanowicz et al. |
20110019491 | January 27, 2011 | Kurjanowicz et al. |
Type: Grant
Filed: Sep 24, 2010
Date of Patent: Jun 12, 2012
Assignee: Novocell Semiconductor, Inc. (Hermitage, PA)
Inventors: Walter Novosel (New Wilmington, PA), Ethan Sieg (Hermitage, PA), Timothy Fiscus (Hermitage, PA), David Novosel (New Wilmington, PA), Elaine Novosel, legal representative (West Middlesex, PA)
Primary Examiner: Michael Tran
Attorney: Lando & Anastasi, LLP
Application Number: 12/889,653
International Classification: G11C 7/00 (20060101);