Diode biased ESD protection device and method
An ESD protection device includes an MOS transistor with a source region, drain region and gate region. A node designated for ESD protection is electrically coupled to the drain. A diode is coupled between the gate and source, wherein the diode would be reverse biased if the MOS transistor were in the active operating region.
Latest Infineon Technologies AG Patents:
- Phase shifter system and method
- Leadframe, encapsulated package with punched lead and sawn side flanks, and corresponding manufacturing method
- Apparatus and method for ascertaining a rotation angle
- Pointing device for detecting motion relative to a surface and method for detecting motion of a pointing device relative to a surface
- Angle sensor with diverse measurement paths and a safety path
This is a divisional application of U.S. application Ser. No. 13/083,308 filed on Apr. 8, 2011 and is a divisional application of U.S. application Ser. No. 11/509,366 filed on Aug. 24, 2006, both of which are incorporated herein by reference.
TECHNICAL FIELDThis invention relates generally to semiconductor devices, and more particularly to an ESD protection device and method.
BACKGROUNDAs electronic components are getting smaller and smaller along with the internal structures in integrated circuits, it is getting easier to either completely destroy or otherwise impair electronic components. In particular, many integrated circuits are highly susceptible to damage from the discharge of static electricity. Electrostatic discharge (ESD) is the transfer of an electrostatic charge between bodies at different electrostatic potentials (voltages), caused by direct contact or induced by an electrostatic field. The discharge of static electricity, or ESD is a critical problem for the electronics industry.
Device failures that result from ESD events are not always immediately catastrophic or apparent. Often, the device is only slightly weakened but is less able to withstand normal operating stresses and, hence, may result in a reliability problem. Therefore, various ESD protection circuits must be included in the device to protect the various components.
When an ESD pulse occurs on a transistor, the extremely high voltage of the ESD pulse can break down the transistor and can potentially cause permanent damage. Consequently, the input/output pads of an integrated circuit need to be protected from ESD pulses so they are not damaged.
Integrated circuits and the geometry of the transistors which comprise the integrated circuits continue to be reduced in size and the transistors are arranged closer together. A transistor's physical size limits the voltage that the transistor can withstand without being damaged. Thus, breakdown voltages of transistors are lowered and currents capable of overheating components are more frequently reached by the voltages and currents induced by an ESD event. Additionally, recent advances in technology have produced devices which can fail at voltage levels lower than the triggering voltages of known ESD protection circuits. Thus, there is a need for improved ESD protection circuits with lower triggering voltages.
For a more complete understanding of the present invention, and the advantages thereof, reference is now made to the following descriptions taken in conjunction with the accompanying drawings, in which:
Corresponding numerals and symbols in different figures generally refer to corresponding parts unless otherwise indicated. The figures are drawn to clearly illustrate the relevant aspects of the preferred embodiments and are not necessarily drawn to scale. To more clearly illustrate certain embodiments, a letter indicating variations of the same structure, material, or process step may follow a figure number.
DETAILED DESCRIPTIONThe making and using of the presently preferred embodiments are discussed in detail below. It should be appreciated, however, that the invention provides many applicable inventive concepts that can be embodied in a wide variety of specific contexts. The specific embodiments discussed are merely illustrative of specific ways to make and use the invention, and do not limit the scope of the invention.
The invention will be described with respect to preferred embodiments in a specific context, namely a NMOS ESD structure. The invention may also be applied, however, to other semiconductor structures.
Before discussing details of preferred embodiments, it will be instructive to consider prior art ESD protection structures. Much of the discussion with respect to
Typically the device is connected as shown in the circuit diagram of
The structure of
This structure has a number of drawbacks. The ESD trigger voltage is too high to adequately protect devices fabricated on fine geometry processes. There is also a tendency to encounter multi-finger trigger problems because of variation in the parasitic substrate resistance 122 which generates different base voltages at the base of the parasitic transistor 120.
One possible conventional solution used to reduce the trigger voltage of the ESD device is shown in the circuit diagram of
The conventional solution of
The ability of the solution depicted in
While the solution shown in
Various methods for the formation of ESD protection devices using these concepts will be described with respect to
Turning to
The embodiment of
Dimensioning of the capacitance 112 and the resistance of the diode 141 should be done in accordance with the RC-time constant of a typical ESD discharge event, e.g., about 150 ns. For example, for a typical drain-gate overlap capacitance of 0.3 fF/um and a typical device size width of 200 um, the typical reverse resistance of the diode should be 150 ns/60 fF=2.5 MOhms. There should also be sufficient reverse bias current in the diode to discharge the capacitance 112 and bring the gate 104 back down to ground potential after an ESD event.
While the ESD protection device described shown in the circuit diagram of
In the embodiment of
Focusing now on the cross section shown in
The layout and cross section of embodiments of the present invention has so far been described in terms of an NMOS ESD device. In an alternate embodiment shown in
Another embodiment of the invention is shown in
In an NMOS implementation of the other embodiment of the invention, drain/source regions 102/108 comprise n-type regions, doped regions 158 comprise n-type material, and the substrate tie 152 comprises a p-type region that contacts the p-substrate or a p-well 140. A diode is formed at the interface between the silicided n-type region 158 and the underlying p-well or p-substrate, whereby the silicided n-type region 158 forms the cathode and the p-well or p-substrate forms the anode. The p-type substrate/p-well tie region 152 is typically connected to ground 101 via contacts 154.
Alternatively, in a PMOS implementation of the other embodiment of the invention, drain/source regions 102/108 comprise p-type regions, doped regions 158 comprise p-type material, and the well tie 152 comprises an n-type region that contacts an n-well. A diode is formed at the interface between the p-type region 158 and the underlying n-well, whereby the silicided p-type doped region 158 forms the anode and the n-well forms the cathode. The n-type n-well tie region is typically coupled to a supply voltage via contacts 154 instead of to ground 101 as is shown in
Turning to
A further embodiment of the invention is shown in
In the case of an NMOS device, the heavily doped region 158 comprises n-type material and heavily doped region 170 comprises p-type material. The gate 150 is coupled to the n+ cathode of the n+/p+ diode 175. The p+ anode of n+/p+ diode 170 is coupled to ground 101.
In the case of a PMOS device, on the other hand, the heavily doped region 158 comprises p-type material and the heavily doped region 170 comprises n-type material. The gate 104 is coupled to the anode of the n+/p+ diode 175. The polarity of the diodes depicted in
The invention has been described thus far with respect to specific implementations. It should be clear that variations are possible without departing from the inventive concepts. As one example, while the diagram of
An example of such a modified circuit is shown in
The embodiment shown in
While this invention has been described with reference to illustrative embodiments, this description is not intended to be construed in a limiting sense. Various modifications and combinations of the illustrative embodiments, as well as other embodiments of the invention, will be apparent to persons skilled in the art upon reference to the description. It is therefore intended that the appended claims encompass any such modifications or embodiments.
Claims
1. An electrostatic discharge (ESD) protection device comprising:
- an MOS transistor comprising a gate, a drain, and a source disposed in a first semiconductor region;
- a node designated for ESD protection electrically connected to the drain;
- an internal parasitic capacitance coupled between the gate and the drain;
- a p+/n+ diode coupled between the gate and source and disposed in a second semiconductor region within the first semiconductor region; and
- a complimentary p+/n+ diode coupled between the gate and source and disposed in a third semiconductor region within the first semiconductor region, wherein the p+/n+ diode and the complimentary p+/n+ diode are symmetrically located on opposite sides of the source, wherein the p+/n+ diode and the complimentary p+/n+ diode would be reverse biased if the MOS transistor were in an active operating region, wherein the gate is isolated from all other nodes except the internal parasitic capacitance, the p+/n+ diode, and the complimentary p+/n+ diode.
2. The ESD protection device of claim 1, wherein the p+/n+ diode is directly coupled between the gate and source.
3. The ESD protection device of claim 1, wherein the source is coupled to a ground potential.
4. The ESD protection device of claim 1, wherein the source is coupled to a reference potential.
5. The ESD protection device of claim 1, wherein the node to be protected is coupled to an external connection pad.
6. The ESD protection device of claim 1, wherein no additional external capacitor is placed between the gate and drain of the MOS transistor.
7. The ESD protection device of claim 1, wherein the ESD protection device is configured to be triggered via the internal parasitic capacitance of the MOS transistor and without a capacitor external to the MOS transistor.
8. The ESD protection device of claim 1, wherein the gate of the MOS transistor is biased only by a reverse diode current of the p+/n+ diode after an ESD event.
9. A semiconductor device comprising:
- a semiconductor body of a first conductivity type;
- a doped drain region of a second conductivity type disposed at a surface of the semiconductor body, the second conductivity type opposite to the first conductivity type;
- a doped source region of the second conductivity type disposed at the surface of the semiconductor body and laterally spaced from the doped drain region by a region of the first conductivity type;
- a gate region, at least a portion of which insulatively overlies the region of the first conductivity type;
- a signal pad disposed on the semiconductor body, wherein the signal pad is coupled to the doped drain region;
- a diode comprising a first region and a second region, the first region having the first conductivity type and the second region having the second conductivity type, wherein a first interface between the first region and the second region forms a first semiconductor junction of the diode, the first region is coupled to the doped source region and the second region is coupled to the gate region, the first region comprises a doped region of the first conductivity type disposed next to the second region and disposed over the semiconductor body, and the second region comprises a doped region of the second conductivity type disposed over the semiconductor body;
- a complimentary diode comprising a third region and a fourth region, the third region having the first conductivity type and the fourth region having the second conductivity type, wherein a second interface between the third region and the fourth region forms a second semiconductor junction of the diode, the first interface and the second interface oriented along a same direction, the third region is coupled to the doped source region and the fourth region is coupled to the gate region, the third region comprises a doped region of the first conductivity type disposed next to the fourth region and disposed over the semiconductor body, and the fourth region comprises a doped region of the second conductivity type disposed over the semiconductor body, wherein the diode and the complimentary diode are located symmetrically with respect to the doped source region; and
- an internal parasitic capacitance coupled between the gate region and the doped drain region, wherein the gate region is isolated from all other nodes except the internal parasitic capacitance, the diode and the complimentary diode, and wherein the doped drain region, the gate region, the doped source region, the diode and the complimentary diode form an electrostatic discharge (ESD) protection device.
10. The semiconductor device of claim 9, wherein the gate region is biased only by a reverse diode current of the diode after an ESD event.
11. The semiconductor device of claim 9, wherein the gate region comprises a metal gate region.
12. The semiconductor device of claim 9, wherein the gate region is coupled to the source region only via the diode.
13. The semiconductor device of claim 9, wherein the first and second regions comprise highly doped regions.
14. The semiconductor device of claim 9, wherein the ESD protection device is configured to be triggered via the internal parasitic capacitance between the gate region and the doped drain region and without an additional capacitor besides the internal parasitic capacitance.
15. A semiconductor device comprising:
- a channel region of a first doping type disposed at a surface of a semiconductor body having the first doping type;
- a doped drain/source region of a second doping type disposed at the surface of the semiconductor body, the second doping type being opposite to the first doping type;
- a doped source/drain region of the second doping type disposed at the surface of the semiconductor body and laterally spaced from the doped drain/source region by the channel region;
- a conductive line comprising a gate region that is disposed over the channel region;
- a signal pad disposed over the semiconductor body, wherein the signal pad is coupled to the doped drain/source region; and
- a diode comprising a first region having the first doping type and a second region having the second doping type, wherein the diode is disposed in the semiconductor body, wherein an interface between the first region and second region forms a semiconductor junction of the diode, wherein the first region is coupled to the doped source/drain region and the second region is coupled to the gate region of the conductive line, wherein the first region is disposed laterally next to the second region;
- a complimentary diode comprising a third region having the first doping type and a fourth region having the second doping type, wherein the complimentary diode is disposed in the semiconductor body and separated from the diode by a portion of the doped source/drain region, wherein an interface between the third region and fourth region forms a semiconductor junction of the complimentary diode, wherein the third region is coupled to the doped source/drain region and the fourth region is coupled to the gate region of the conductive line, and wherein the third region is disposed laterally next to the fourth region;
- an internal parasitic capacitance coupled between the gate region and the doped drain/source region, wherein the gate region is isolated from all other nodes except the internal parasitic capacitance, the diode and the complimentary the diode, and wherein the doped drain/source region, the gate region, the doped source/drain region, the diode, and the complimentary diode form an electrostatic discharge (ESD) protection device.
16. The semiconductor device of claim 15, wherein the first region is coupled to the gate region through a connector oriented perpendicular to the conductive line.
17. The semiconductor device of claim 15, wherein the first region and the second region comprise heavily doped regions.
18. The semiconductor device of claim 15, wherein the first region, the second region, the third region, and the fourth region comprise heavily doped regions.
3806773 | April 1974 | Watanabe |
4044373 | August 23, 1977 | Nomiya et al. |
4152711 | May 1, 1979 | Nakata |
4236831 | December 2, 1980 | Hendrickson |
4559694 | December 24, 1985 | Yoh et al. |
4628215 | December 9, 1986 | Lou |
4745079 | May 17, 1988 | Pfiester |
4760434 | July 26, 1988 | Tsuzuki et al. |
4831424 | May 16, 1989 | Yoshida et al. |
4841349 | June 20, 1989 | Nakano |
4870469 | September 26, 1989 | Nishizawa et al. |
4890143 | December 26, 1989 | Baliga et al. |
4990976 | February 5, 1991 | Hattori |
5204988 | April 20, 1993 | Sakurai |
5418383 | May 23, 1995 | Takagi et al. |
5438007 | August 1, 1995 | Vinal et al. |
5536958 | July 16, 1996 | Shen et al. |
5661322 | August 26, 1997 | Williams et al. |
5753952 | May 19, 1998 | Mehrad |
5844272 | December 1, 1998 | Soderbarg et al. |
5910738 | June 8, 1999 | Shinohe et al. |
5914619 | June 22, 1999 | Tihanyi |
5977591 | November 2, 1999 | Fratin et al. |
6028573 | February 22, 2000 | Orita et al. |
6172383 | January 9, 2001 | Williams |
6175383 | January 16, 2001 | Yadid-Pecht et al. |
6229379 | May 8, 2001 | Okamoto |
6232163 | May 15, 2001 | Voldman et al. |
6462625 | October 8, 2002 | Kim |
6617649 | September 9, 2003 | Chang et al. |
6665159 | December 16, 2003 | Takikawa et al. |
6690065 | February 10, 2004 | Chang et al. |
6750507 | June 15, 2004 | Williams et al. |
6768149 | July 27, 2004 | Mann et al. |
6861703 | March 1, 2005 | Inagawa et al. |
7554777 | June 30, 2009 | Fukami |
20020000618 | January 3, 2002 | Saito et al. |
20020190313 | December 19, 2002 | Takaishi et al. |
20020195657 | December 26, 2002 | Williams et al. |
20030057497 | March 27, 2003 | Higashida et al. |
20040232450 | November 25, 2004 | Yilmaz |
20060186466 | August 24, 2006 | Mizokuchi et al. |
20060209479 | September 21, 2006 | Grombach et al. |
20070023779 | February 1, 2007 | Hirose et al. |
102005013687 | December 2005 | DE |
2002009115 | January 2002 | WO |
- Amerasekera, A., et al., “ESD in Silicon Integrated Circuits,” 2001, 83 pages, Chaper 6, 2nd Edition, John Wiley & Son.
Type: Grant
Filed: Jun 4, 2013
Date of Patent: Feb 16, 2016
Patent Publication Number: 20130264645
Assignee: Infineon Technologies AG (Neubiberg)
Inventors: Cornelius Christian Russ (Diedorf), David Alvarez (Munich)
Primary Examiner: Ori Nadav
Application Number: 13/910,071
International Classification: H01L 23/62 (20060101); H01L 27/02 (20060101); H01L 21/8234 (20060101);