Semiconductor device and method for fabricating the same
A method for fabricating semiconductor device is disclosed. The method includes the steps of: providing a substrate having a first dielectric layer and a second dielectric layer thereon; forming a drain layer in the first dielectric layer and the second dielectric layer; forming a gate layer on the second dielectric layer; forming a channel layer in the gate layer; forming a third dielectric layer and a fourth dielectric layer on the gate layer and the channel layer; and forming a source layer in the third dielectric layer and the fourth dielectric layer.
Latest UNITED MICROELECTRONICS CORP. Patents:
- Multiple-level interconnect structure and manufacturing method thereof
- Magnetoresistive random access memory and method for fabricating the same
- Manufacturing method of semiconductor device
- semiconductor structure and fabricating method of the same
- SEMICONDUCTOR STRUCTURE AND MANUFACTURING METHOD THEREOF
1. Field of the Invention
The invention relates to a semiconductor device and fabrication method thereof, and more particularly, to a vertical gate-all-around field-effect transistor and fabrication method thereof.
2. Description of the Prior Art
With the trend in the industry being towards scaling down the size of the metal oxide semiconductor transistors (MOS), three-dimensional or non-planar transistor technology, such as fin field effect transistor technology (FinFET) has been developed to replace planar MOS transistors. Since the three-dimensional structure of a FinFET increases the overlapping area between the gate and the fin-shaped structure of the silicon substrate, the channel region can therefore be more effectively controlled. This way, the drain-induced barrier lowering (DIBL) effect and the short channel effect are reduced. The channel region is also longer for an equivalent gate length, thus the current between the source and the drain is increased. In addition, the threshold voltage of the fin FET can be controlled by adjusting the work function of the gate.
Nevertheless, as dimension of the device progresses into 10 nm or even more advanced 7 nm node, the current FinFET architecture gradually becomes insufficient for overcoming current physical limitations. Hence, how to create a device that is capable of maintaining adequate performance under small scale has becoming an important task in this field.
SUMMARY OF THE INVENTIONAccording to a preferred embodiment of the present invention, a method for fabricating semiconductor device is disclosed. The method includes the steps of: providing a substrate having a first dielectric layer and a second dielectric layer thereon; forming a drain layer in the first dielectric layer and the second dielectric layer; forming a gate layer on the second dielectric layer; forming a channel layer in the gate layer; forming a third dielectric layer and a fourth dielectric layer on the gate layer and the channel layer; and forming a source layer in the third dielectric layer and the fourth dielectric layer.
According to another aspect of the present invention, a method for fabricating semiconductor device is disclosed. The method includes the steps of: providing a substrate having a first dielectric layer thereon; forming a drain layer in the first dielectric layer; forming a second dielectric layer on the first dielectric layer and the drain layer; forming a gate layer on the second dielectric layer; forming a channel layer in the gate layer and the second dielectric layer; forming a third dielectric layer and a fourth dielectric layer on the gate layer and the channel layer; and forming a source layer in the third dielectric layer and the fourth dielectric layer.
According to another aspect of the present invention, a semiconductor device is disclosed. The semiconductor device includes: a substrate having a first dielectric layer and a second dielectric layer thereon; a drain layer in the first dielectric layer; a gate layer on the second dielectric layer; a channel layer in the gate layer and on the drain layer; a third dielectric layer and a fourth dielectric layer on the gate layer; and a source layer in the fourth dielectric layer and on the channel layer, wherein the source layer, the channel layer, and the drain layer comprise different material.
These and other objectives of the present invention will no doubt become obvious to those of ordinary skill in the art after reading the following detailed description of the preferred embodiment that is illustrated in the various figures and drawings.
Referring to
Next, as shown in
In this embodiment, the gate layer 24 is preferably composed of doped polysilicon or non-doped polysilicon, but could also be composed of conductive material such as silicides or other metals. The first barrier layer 22 and second barrier layer 26 are preferably composed of conductive material such as titanium nitride (TiN) or tantalum nitride (TaN), but not limited thereto.
Next, as shown in
In this embodiment, the gate dielectric layer 34 is preferably composed of silicon compound layer, such as material selected from the group consisting of SiO2, SiN, and SiON, or other high-k dielectric materials.
The work function metal layer 32 is formed for tuning the work function of the later formed metal gates to be appropriate in an NMOS or a PMOS device. For an NMOS transistor, the work function metal layer 32 having a work function ranging between 3.9 eV and 4.3 eV may include titanium aluminide (TiAl), zirconium aluminide (ZrAl), tungsten aluminide (WAl), tantalum aluminide (TaAl), hafnium aluminide (HfAl), or titanium aluminum carbide (TiAlC), but is not limited thereto. For a PMOS transistor, the work function metal layer 32 having a work function ranging between 4.8 eV and 5.2 eV may include titanium nitride (TiN), tantalum nitride (TaN), tantalum carbide (TaC), but is not limited thereto.
Next, as shown in
Next, as shown in
In this embodiment, the source layer 44 could be formed by selective epitaxial growth process, and is preferably selected from the material consisting of silicon, germanium, germanium tin (GeSn), silicon carbide (SiC), and silicon germanium (SiGe) depending on the type of device (NMOS or PMOS) being fabricated. Nevertheless, it would also be desirable to perform co-implants during epitaxial process or perform extra ion implantation process afterwards to form lightly doped drains and drains, which are all within the scope of the present invention. It should also be noted that since the source layer 44, channel layer 36, and drain layer 20 are formed separately by three distinct flows, the source layer 44, channel layer 36, and drain layer 20 are preferably composed of different material. For instance, the three layers 44, 36, and 20 could be composed of totally different compositions or compositions sharing same elements but different composition percentage. Moreover, even though the drain layer 20, channel layer 36, and source layer 44 are formed sequentially from bottom to top according to the aforementioned fabrication flow, it would also be desirable to reverse the position of the source layer 44 and drain layer 20 depending on the demand of the product, which is also within the scope of the present invention. Preferably, the third dielectric layer 38 and fourth dielectric layer 40 are composed of different material and each of the third dielectric layer 38 and fourth dielectric layer 40 could be selected from the group consisting of silicon dioxide, silicon nitride, and silicon oxynitride (SiON). This completes the fabrication of a semiconductor device according to a first embodiment of the present invention.
Referring again to
In this embodiment, the second dielectric layer 16 and third dielectric layer 38 are preferably utilized as a spacer for the FET, a shallow trench isolation (STI) could be formed selectively in the substrate 12 between two drain layers 20, and wells and/or deep wells having different conductive type as well as buried conductive lines electrically connected to each drain layer 20 could also be formed in the substrate 12 corresponding to the drain layer 20 depending on the type of transistor being fabricated. It should also be noted that even though the two sets of GAA FETs disclosed on left and right portion of
Referring to
Next, as shown in
Next, as shown in
Similar to the first embodiment, the gate layer 74 is preferably composed of doped polysilicon or non-doped polysilicon, but could also be composed of conductive material such as silicides or other metals. The first barrier layer 72 and second barrier layer 76 are preferably composed of conductive material such as TiN or TaN, but not limited thereto.
Next, as shown in
In this embodiment, the gate dielectric layer 84 is preferably composed of silicon compound layer, such as material selected from the group consisting of SiO2, SiN, and SiON, or other high-k dielectric materials.
The work function metal layer 82 is formed for tuning the work function of the later formed metal gates to be appropriate in an NMOS or a PMOS device. For an NMOS transistor, the work function metal layer 82 having a work function ranging between 3.9 eV and 4.3 eV may include titanium aluminide (TiAl), zirconium aluminide (ZrAl), tungsten aluminide (WAl), tantalum aluminide (TaAl), hafnium aluminide (HfAl), or titanium aluminum carbide (TiAlC), but is not limited thereto. For a PMOS transistor, the work function metal layer 82 having a work function ranging between 4.8 eV and 5.2 eV may include titanium nitride (TiN), tantalum nitride (TaN), tantalum carbide (TaC), but is not limited thereto.
Next, as shown in
Next, as shown in
Referring again to
In contrast to the first embodiment, as the top surface of the channel layer 86 of this embodiment is coplanar to the top surface of the gate layer 74, the bottom surface of the channel layer 86 is coplanar to the top surface of the first dielectric layer 64, or viewing from another perspective, the channel layer 86 of this embodiment is formed to shift downward such that the drain layer 68 is only disposed in the first dielectric layer 64 while the source layer 94 is disposed in both third dielectric layer 88 and fourth dielectric layer 90.
Similar to the first embodiment, the second dielectric layer 70 and third dielectric layer 88 are preferably utilized as a spacer for the FET, a shallow trench isolation (STI) could be formed selectively in the substrate 62 between two drain layers 68, and wells and/or deep wells having different conductive type as well as buried conductive lines electrically connected to each drain layer 68 could also be formed in the substrate 62 corresponding to the drain layer 68 depending on the type of transistor being fabricated. It should also be noted that even though the two sets of GAA FETs disclosed on left and right portion of
Referring to
Overall, the present invention discloses a novel vertical gate-all-around field effect transistor structure and fabrication method thereof, which preferably uses different materials for forming source, channel, and drain of the transistor so that not only shorter gate height and lower operating voltage could be achieved as device progresses into smaller scale, problem such as surface scattering commonly found in planar transistors due to insufficient capacity is also improved substantially.
Those skilled in the art will readily observe that numerous modifications and alterations of the device and method may be made while retaining the teachings of the invention. Accordingly, the above disclosure should be construed as limited only by the metes and bounds of the appended claims.
Claims
1. A method for fabricating semiconductor device, comprising:
- providing a substrate having a first dielectric layer and a second dielectric layer thereon;
- forming a drain layer in the first dielectric layer and the second dielectric layer;
- forming a gate layer on the second dielectric layer;
- forming a first barrier layer between the gate layer and the second dielectric layer;
- forming a channel layer in the gate layer;
- forming a third dielectric layer and a fourth dielectric layer on the gate layer and the channel layer;
- forming a second barrier layer between the gate layer and the third dielectric layer; and
- forming a source layer in the third dielectric layer and the fourth dielectric layer.
2. The method of claim 1, further comprising:
- performing a photo-etching process to remove part of the second dielectric layer and part of the first dielectric layer for forming an opening; and
- forming the drain layer in the opening.
3. The method of claim 1, further comprising:
- performing a photo-etching process to remove part of the fourth dielectric layer and part of the third dielectric layer for forming an opening; and
- forming the source layer in the opening.
4. The method of claim 1, wherein the first dielectric layer and the second dielectric layer comprise different material, and the third dielectric layer and the fourth dielectric layer comprise different material.
5. The method of claim 1, wherein the drain layer, the channel layer, and the source layer comprise different material.
6. The method of claim 1, further comprising:
- forming a first barrier layer on the second dielectric layer and the drain layer;
- forming the gate layer on the first barrier layer;
- forming a second barrier layer on the gate layer;
- forming a hard mask on the second barrier layer; and
- performing a photo-etching process to remove part of the hard mask, part of the second barrier layer, part of the gate layer, and part of the first barrier layer for forming an opening.
7. The method of claim 6, further comprising:
- forming a work function layer on the hard mask and in the opening;
- removing part of the work function layer in the opening to expose the drain layer;
- forming a gate dielectric layer on the work function layer and in the opening;
- removing part of the gate dielectric layer to expose the drain layer;
- forming the channel layer in the opening; and
- removing part of the channel layer, part of the gate dielectric layer, part of the work function layer, and the hard mask.
8. A method for fabricating semiconductor device, comprising:
- providing a substrate having a first dielectric layer thereon;
- forming a drain layer in the first dielectric layer;
- forming a second dielectric layer on the first dielectric layer and the drain layer;
- forming a gate layer on the second dielectric layer;
- forming a first barrier layer between the gate layer and the second dielectric layer;
- forming a channel layer in the gate layer and the second dielectric layer;
- forming a third dielectric layer and a fourth dielectric layer on the gate layer and the channel layer;
- forming a second barrier layer between the gate layer and the third dielectric layer; and
- forming a source layer in the third dielectric layer and the fourth dielectric layer.
9. The method of claim 8, further comprising:
- forming a first hard mask on the first dielectric layer;
- performing a photo-etching process to remove part of the first hard mask and part of the first dielectric layer for forming an opening;
- forming the drain layer in the opening; and
- removing part of the drain layer and the first hard mask.
10. The method of claim 8, further comprising:
- performing a photo-etching process to remove part of the fourth dielectric layer and part of the third dielectric layer for forming an opening;
- performing an etching process to extend the opening; and
- forming the source layer in the opening.
11. The method of claim 8, wherein the first dielectric layer and the second dielectric layer comprise different material, and the third dielectric layer and the fourth dielectric layer comprise different material.
12. The method of claim 8, wherein the drain layer, the channel layer, and the source layer comprise different material.
13. The method of claim 8, further comprising:
- forming a first barrier layer on the second dielectric layer and the drain layer;
- forming the gate layer on the first barrier layer;
- forming a second barrier layer on the gate layer;
- forming a second hard mask on the second barrier layer; and
- performing a photo-etching process to remove part of the second hard mask, part of the second barrier layer, part of the gate layer, and part of the first barrier layer for forming an opening.
14. The method of claim 13, further comprising:
- forming a work function layer on the second hard mask and in the opening;
- removing part of the work function layer in the opening to expose the second dielectric layer;
- forming a gate dielectric layer on the work function layer and in the opening;
- removing part of the gate dielectric layer to expose the second dielectric layer;
- removing part of the second dielectric layer to expose the drain layer;
- forming the channel layer in the opening; and
- removing part of the channel layer, part of the gate dielectric layer, part of the work function layer and the second hard mask.
15. A semiconductor device, comprising:
- a substrate having a first dielectric layer and a second dielectric layer thereon;
- a drain layer in the first dielectric layer;
- a gate layer on the second dielectric layer;
- a first barrier layer between the gate layer and the second dielectric layer;
- a channel layer in the gate layer and on the drain layer;
- a third dielectric layer and a fourth dielectric layer on the gate layer;
- a second barrier layer between the gate layer and the third dielectric layer; and
- a source layer in the fourth dielectric layer and on the channel layer, wherein the source layer, the channel layer, and the drain layer comprise different material.
16. The semiconductor device of claim 15, further comprising:
- a gate dielectric layer surrounding the channel layer; and
- a work function layer surrounding the gate dielectric layer.
17. The semiconductor device of claim 15, wherein the widths of the source layer and the drain layer are larger than the width of the channel layer.
18. The semiconductor device of claim 15, wherein the top surface of the channel layer is even with the top surface of the gate layer.
19. The semiconductor device of claim 18, wherein the bottom surface of the channel layer is even with the top surface of the first dielectric layer.
9318447 | April 19, 2016 | Peng |
20150333078 | November 19, 2015 | Colinge |
20150372149 | December 24, 2015 | Colinge |
20150380548 | December 31, 2015 | Wang |
20160049397 | February 18, 2016 | Chang |
20160064541 | March 3, 2016 | Diaz |
20160079239 | March 17, 2016 | Wang |
- Kelin J. Kuhn et al., IEDM Talk (The Ultimate CMOS Device and Beyond), 2012.
Type: Grant
Filed: Mar 2, 2015
Date of Patent: Nov 22, 2016
Patent Publication Number: 20160211368
Assignee: UNITED MICROELECTRONICS CORP. (Hsin-Chu)
Inventors: Hsin-Yu Chen (Hsinchu County), Sheng-Hao Lin (Hsinchu County), Huai-Tzu Chiang (Tianan), Hao-Ming Lee (Taichung)
Primary Examiner: Calvin Lee
Application Number: 14/636,125
International Classification: H01L 21/336 (20060101); H01L 29/792 (20060101); H01L 29/423 (20060101); H01L 29/78 (20060101); H01L 29/66 (20060101);