Patents Issued in December 25, 2008
  • Publication number: 20080315335
    Abstract: A magnetoresistive random access memory includes first and second magnetoresistive effect element. A shape of the first magnetoresistive effect element has a first length in a first direction and a second length in a second direction. The second length is equal to or greater than the first length. A ratio of the second length to the first length is a first value. The second magnetoresistive effect element is used to determine a resistance state of the first magnetoresistive effect element. A shape of the second magnetoresistive effect element has a third length in a third direction and a fourth length in a fourth direction. The fourth length is equal to or greater than the third length. A ratio of the fourth length to the third length is a second value which is greater than the first value.
    Type: Application
    Filed: June 13, 2008
    Publication date: December 25, 2008
    Inventor: Yoshihiro UEDA
  • Publication number: 20080315336
    Abstract: Systems and methods for assembling a structure onto a substrate include an array of programmable magnets disposed beneath a substrate, wherein a magnetic field is applied to the structure to levitate the structure above the substrate while the structure is moved relative to the substrate to align the structure with a corresponding recess formed in the substrate. A magnetic field may be applied to translate and rotate the structure relative to the substrate. Differences between or among the programmable magnets regarding magnetic polarity, energized versus de-energized status, and magnetic field strength may be used to move the structure relative to the substrate in conjunction with a closed-loop control system. A bonded substrate assembly and a method of bonding a first wafer to a second wafer include wherein the first wafer includes a projection and the second wafer includes a matching depression.
    Type: Application
    Filed: June 20, 2008
    Publication date: December 25, 2008
    Applicant: NEW JERSEY INSTITUTE OF TECHNOLOGY
    Inventors: Nuggehalli M. Ravindra, Vijay Kasisomayajula, Sudhakar Shet, Anthony T. Fiory
  • Publication number: 20080315337
    Abstract: There is provided a structure for a light receiving element having a plurality of light receiving regions, whereby noise charges from a light receiving region can be prevented from becoming superimposed on the signal charges of another light receiving region so that the light receiving regions can generate accurate electric current signals. The structure includes a first light receiving region and a second light receiving region formed on a semiconductor substrate, and a selection circuit connected to the first and second light receiving regions. Each light receiving region has at least one light receiving unit that is divided into a plurality of segments and that outputs current signals in response to incident light. The selection circuit selectively outputs the current signals from either the first light receiving region or the second light receiving region, and which connects the other to a predetermined potential.
    Type: Application
    Filed: March 19, 2008
    Publication date: December 25, 2008
    Applicants: SANYO ELECTRIC CO., LTD., SANYO SEMICONDUCTOR CO., LTD.
    Inventor: Akihiro Hasegawa
  • Publication number: 20080315338
    Abstract: Disclosed are an image sensor and a method for manufacturing the same. The image sensor can include a substrate with a photodiode formed thereon. A metal interconnection and interlayer dielectric layer can be formed on the substrate, the interlayer dielectric layer having a recess structure formed by selectively removing a region of the interlayer dielectric layer corresponding to the photodiode. A clad layer can be provided on the interlayer dielectric layer, including along the walls and bottom of the recess structure, and a core layer can be formed on the clad layer.
    Type: Application
    Filed: June 18, 2008
    Publication date: December 25, 2008
    Inventor: IN GUEN YEO
  • Publication number: 20080315339
    Abstract: A solid-state imaging device includes a light-receiving portion, an optical filter layer, and quantum dots. The light receiving portion, where a photoelectric conversion is carried out, is formed in a semiconductor substrate. The optical filter layer is directly formed on or formed through another layer on the surface of the semiconductor substrate in which the light-receiving portion is formed. Quantum dots having substantially equal diameters are formed in the optical filter layer. The quantum dots have higher refractive indexes than the refractive index of the optical filter layer in which the quantum dots are embedded.
    Type: Application
    Filed: October 15, 2007
    Publication date: December 25, 2008
    Inventor: John Rennie
  • Publication number: 20080315340
    Abstract: A solid-state imaging device includes a layer including an on-chip lens above a sensor section, and the layer including the on-chip lens is composed of an inorganic film which transmits ultraviolet light. The layer including the on-chip lens may further include a planarizing film located below the on-chip lens. A method of fabricating a solid-state imaging device includes the steps of forming a planarizing film composed of a first inorganic film, forming a second inorganic film on the planarizing film, forming a lens-shaped resist layer on the second inorganic film, and etching back the resist layer to form an on-chip lens composed of the second inorganic film. The first inorganic film constituting the planarizing film and the second inorganic film constituting the on-chip lens preferably transmit ultraviolet light.
    Type: Application
    Filed: April 14, 2008
    Publication date: December 25, 2008
    Applicant: Sony Corporation
    Inventors: Kouichi Harada, Yasuhiro Ueda, Nobuhiko Umezu, Kazushi Wada, Yoshinori Toumiya, Takeshi Matsuda
  • Publication number: 20080315341
    Abstract: An image sensor and a method for manufacturing the same are disclosed. The image sensor can include a passivation layer on a substrate having a pad area and a pixel area, a color filter layer on the passivation layer over the pixel area, a first low temperature oxide layer on the substrate including the color filter layer, and a low temperature oxide layer microlens on the first low temperature oxide layer. The low temperature oxide layer microlens can include a seed microlens and a second low temperature oxide layer on the seed microlens. The seed microlens can be formed from the first low temperature oxide layer.
    Type: Application
    Filed: June 23, 2008
    Publication date: December 25, 2008
    Inventor: Kang Hyun Lee
  • Publication number: 20080315342
    Abstract: Device and method of forming a device in which a substrate (10) is fabricated with at least part of an electronic circuit for processing signals. A bulk single crystal material (14) is formed on the substrate, either directly on the substrate (10) or with an intervening thin film layer or transition region (12). A particular application of the device is for a radiation detector.
    Type: Application
    Filed: December 21, 2006
    Publication date: December 25, 2008
    Applicant: DURHAM SCIENTIFIC CRYSTALS LIMITED
    Inventors: Arnab Basu, Max Robinson, Ben Cantwell, Andy Brinkman
  • Publication number: 20080315343
    Abstract: A semiconductor device includes: a first insulating layer; a semiconductor layer provided on the first insulating layer; a first semiconductor region selectively provided in the semiconductor layer; a second semiconductor region selectively provided in the semiconductor layer and spaced from the first semiconductor region; a first main electrode provided in contact with the first semiconductor region; a second main electrode provided in contact with the second semiconductor region; a second insulating layer provided on the semiconductor layer; a first conductive material provided in the second insulating layer above a portion of the semiconductor layer located between the first semiconductor region and the second semiconductor region; and a second conductive material provided in a trench provided in a portion of the semiconductor layer opposed to the first conductive material, being in contact with the first conductive material, and reaching the first insulating layer.
    Type: Application
    Filed: February 13, 2008
    Publication date: December 25, 2008
    Applicant: KABUSHIKI KAISHA TOSHIBA
    Inventor: Mitsuhiko Kitagawa
  • Publication number: 20080315344
    Abstract: This invention is directed to improve the electrostatic discharge strength and the latch-up strength of the semiconductor integrated circuit. To achieve the certain level of stable quality of the semiconductor integrated circuit by eliminating the variety in the electrostatic discharge strength and the latch-up strength is also aimed. The first NPN type bipolar transistor 3 and the second NPN type bipolar transistor 4 in the electrostatic discharge protection cell EC 1 are surrounded by the isolation region 6 made of the P+ type semiconductor layer and electronically isolated from other elements. The width WB1 of the isolating region 6 is larger than the width WB2 of the isolation region 7 that separates the elements comprising the internal circuit 50 from each other. This configuration can efficiently improve the electrostatic discharge strength and the latch-up strength.
    Type: Application
    Filed: May 12, 2008
    Publication date: December 25, 2008
    Applicants: SANYO Electric Co., Ltd., SANYO Semiconductor Co., Ltd.
    Inventor: Fuminori Hashimoto
  • Publication number: 20080315345
    Abstract: A semiconductor on insulator (SOI) wafer includes a semiconductor substrate having first and second main surfaces opposite to each other. A dielectric layer is disposed on at least a portion of the first main surface of the semiconductor substrate. A device layer has a first main surface and a second main surface. The second main surface of the device layer is disposed on a surface of the dielectric layer opposite to the semiconductor substrate. A plurality of intended die areas are defined on the first main surface of the device layer. The plurality of intended die areas are separated from one another. A plurality of die access trenches are formed in the semiconductor substrate from the second main surface. Each of the plurality of die access trenches are disposed generally beneath at least a respective one of the plurality of intended die areas.
    Type: Application
    Filed: September 4, 2008
    Publication date: December 25, 2008
    Applicant: ICEMOS TECHNOLOGY CORPORATION
    Inventors: Robin Wilson, Conor Brogan, Hugh J. Griffin, Cormac MacNamara
  • Publication number: 20080315346
    Abstract: Trenches are formed in an SOI wafer to isolate low-voltage and high-voltage elements in the wafer. The isolation trenches are formed with trench coverings that do not protrude above the trenches. Vertical in-trench and horizontal out-of-trench isolation layers are formed and the trenches are then filled to above the planar surface formed by the isolating layers. The filling is planarized and a portion of the filling located in the trench interior is removed. A portion of the isolation layers are then removed and a portion of the filling is removed so that the filler and the isolation layers in the trenches are at about the same level. A covering layer is then deposited. The covering layer extends above the surface of the wafer and into the trenches down to the filler and the isolation layers. The covering layer is additionally planarized to about the top of the trenches.
    Type: Application
    Filed: January 31, 2005
    Publication date: December 25, 2008
    Inventors: Ralf Lerner, Uwe Eckoldt
  • Publication number: 20080315347
    Abstract: Fabricating an integrated circuit using a cap layer that includes one or more gaps or voids. The gaps or voids are provided prior to performing deposition and cure for an inter-layer dielectric (ILD) layer adjoining the cap layer. The gaps or voids reduce and prevent tensile stress buildup by allowing for stress relaxation, hence preventing catastrophic failure of the integrated circuit.
    Type: Application
    Filed: June 25, 2007
    Publication date: December 25, 2008
    Applicant: INTERNATIONAL BUSINESS MACHINES CORPORATION
    Inventors: Griselda Bonilla, Shyng-Tsong Chen, Ronald A. DellaGuardia, Qinghuang Lin, Kelly Malone, Shom S. Ponoth, Chih-Chao Yang
  • Publication number: 20080315348
    Abstract: An integrated circuit structure includes a semiconductor substrate; a first bottom metallization (M1) layer over the semiconductor substrate; a second M1 layer over the first M1 layer, wherein metal lines in the first and the second M1 layer have widths of greater than about a minimum feature size; and vias connecting the first and the second M1 layers.
    Type: Application
    Filed: June 25, 2007
    Publication date: December 25, 2008
    Inventor: Jeffrey Junhao Xu
  • Publication number: 20080315349
    Abstract: The present invention provides a method for manufacturing a bonded wafer prepared by bonding a base wafer and a bond wafer, comprising at least a step of etching an oxide film in a terrace region in an outer periphery of the bonded wafer wherein the oxide film in the terrace region is etched by spin-etching with holding and spinning the bonded wafer. Thereby, there is provided a method for manufacturing a bonded wafer in which an oxide film formed in a terrace region of a base wafer is efficiently etched without removing an oxide film on the back surface of the base wafer.
    Type: Application
    Filed: November 2, 2005
    Publication date: December 25, 2008
    Applicant: SHIN-ETSU HANDOTAI CO., LTD.
    Inventors: Tokio Takei, Sigeyuki Yoshizawa, Susumu Miyazaki, Isao Yokokawa, Nobuhiko Noto
  • Publication number: 20080315350
    Abstract: It is an object to form single-crystalline semiconductor layers with high mobility over approximately the entire surface of a glass substrate even when the glass substrate is increased in size. A first single-crystalline semiconductor substrate is bonded to a substrate having an insulating surface, the first single-crystalline semiconductor substrate is separated such that a first single-crystalline semiconductor layer is left remaining over the substrate having an insulating surface, a second single-crystalline semiconductor substrate is bonded to the substrate having an insulating surface so as to overlap with at least part of the first single-crystalline semiconductor layer provided over the substrate having an insulating surface, and the second single-crystalline semiconductor substrate is separated such that a second single-crystalline semiconductor layer is left remaining over the substrate having an insulating surface.
    Type: Application
    Filed: June 20, 2008
    Publication date: December 25, 2008
    Applicant: Semiconductor Energy Laboratory Co., Ltd.
    Inventor: Koichiro Tanaka
  • Publication number: 20080315351
    Abstract: A semiconductor device and a method for manufacturing thereof are provided. The method includes a step of forming a first insulating film containing silicon and oxygen as its composition over a single-crystal semiconductor substrate, a step of forming a second insulating film containing silicon and nitrogen as its composition over the first insulating film, a step of irradiating the second insulating film with first ions to form a separation layer in the single-crystal semiconductor substrate, a step of irradiating the second insulating film with second ions so that halogen is contained in the first insulating film, and a step of performing heat treatment to separate the single-crystal semiconductor substrate with a single-crystal semiconductor film left over the supporting substrate.
    Type: Application
    Filed: June 3, 2008
    Publication date: December 25, 2008
    Applicant: Semiconductor Energy Laboratory Co., Ltd.
    Inventor: Tetsuya Kakehata
  • Publication number: 20080315352
    Abstract: A method of manufacturing a semiconductor device begins when a first dielectric pattern is formed on and/or over a substrate, and a first etching process is performed to form a trench in the substrate. An edge portion of the first trench is exposed. An oxidation process is performed on and/or over the substrate rounding the edge portion of the trench. A second dielectric is formed on and/or over the substrate including the trench, and a planarization process is performed on the second dielectric. A photoresist pattern is formed on and/or over the second dielectric corresponding to the trench, and a second etching process is performed to form a second dielectric pattern filling the trench. The photoresist pattern is removed. A second cleaning process is performed on the substrate including the trench to form a device isolation layer, which is formed by removing a portion of the second dielectric pattern.
    Type: Application
    Filed: June 17, 2008
    Publication date: December 25, 2008
    Inventor: Hyun-Ju Lim
  • Publication number: 20080315353
    Abstract: The disclosure relates generally to integrated circuit (IC) chip fabrication, and more particularly, to an e-fuse device including an opening, a first via and a second via in an interlayer dielectric, wherein the opening, the first via and the second via are connected to an interconnect below the interlayer dielectric; a dielectric layer that encloses the first via and the second via; and a metal layer over the dielectric layer, wherein the metal layer fills the opening with a metal, and wherein the first via and the second via are substantially empty to allow for electromigration of the interconnect during re-programming of the e-fuse device.
    Type: Application
    Filed: June 25, 2007
    Publication date: December 25, 2008
    Applicant: International Business Machines Corporation
    Inventors: Ping-Chuan Wang, Wai-Kin Li
  • Publication number: 20080315354
    Abstract: Embodiments relate to a fuse for a semiconductor device. To maintain a stable blowing characteristic with a minimized applied current, the fuse includes a fuse line having a blowing characteristic dependent on applied current. A first contact pad has a plurality of contacts connected to one side of the fuse line. A second contact pad has a plurality of contacts connected to the other side of the fuse line. The first and second contact pads have an asymmetrical configuration, which may have different ratios of length to width.
    Type: Application
    Filed: June 20, 2008
    Publication date: December 25, 2008
    Inventor: Jung-Ho Ahn
  • Publication number: 20080315355
    Abstract: A semiconductor device in accordance with the present invention includes a fuse formed on a substrate; a first insulator film provided so as to cover the fuse; cavity-forming pattern provided in the layer on the first insulator film; and second insulator film provided so as to cover the cavity-forming pattern, wherein the cavity-forming pattern is patterned so that a spatial area is produced therebetween and the second insulator film covers the cavity-forming pattern so that a cavity is produced in the spatial area.
    Type: Application
    Filed: June 23, 2008
    Publication date: December 25, 2008
    Applicant: NEC ELECTRONICS CORPORATION
    Inventor: Kouki Oda
  • Publication number: 20080315356
    Abstract: According to an exemplary embodiment, a semiconductor die includes a backside surface opposite an active surface. The active surface includes at least one active device. The semiconductor die includes at least one passive device situated on the backside surface. The semiconductor die further includes an interconnect region situated over the active surface. The semiconductor die further includes at least one through-wafer via, where the at least one through-wafer via electrically connects the at least one passive device to the interconnect region. The interconnect region can include a number of solder bump pads or a number of bond pads.
    Type: Application
    Filed: June 6, 2008
    Publication date: December 25, 2008
    Applicant: SKYWORKS SOLUTIONS, INC.
    Inventor: Russ Reisner
  • Publication number: 20080315357
    Abstract: A method of making an integrated circuit including structuring a material. The method includes providing an arrangement of three-dimensional bodies. The material is arranged between the bodies and structured directed radiation. The projection pattern of the three-dimensional bodies is transferred into the material. The structured material connects at least two of the three-dimensional bodies.
    Type: Application
    Filed: May 15, 2008
    Publication date: December 25, 2008
    Applicant: QIMONDA AG
    Inventor: Johannes Von Kluge
  • Publication number: 20080315358
    Abstract: A capacitive element is characterized by including: a base (12); a lower barrier layer (13) formed on the base (12); capacitors (Q1 and Q2) made by forming a lower electrode (14a), capacitor dielectric layers (15a), and upper electrodes (16a) in this order on the lower barrier layer (13); and an upper barrier layer (20) covering at least the capacitor dielectric layers (15a) and the lower barrier layer (13).
    Type: Application
    Filed: August 15, 2008
    Publication date: December 25, 2008
    Applicant: FUJITSU LIMITED
    Inventors: Takeshi Shioga, John David Baniecki, Kazuaki Kurihara
  • Publication number: 20080315359
    Abstract: An integrated circuit includes a vertical diode, a first electrode coupled to the vertical diode, and a resistivity changing material coupled to the first electrode. The integrated circuit includes a second electrode coupled to the resistivity changing material and a spacer having a first sidewall contacting a first sidewall of the first electrode and a sidewall of the resistivity changing material.
    Type: Application
    Filed: June 21, 2007
    Publication date: December 25, 2008
    Inventors: Thomas Happ, Jan Boris Philipp
  • Publication number: 20080315360
    Abstract: A resistor for a semiconductor device is provided. The resistor can include a first polysilicon layer formed on a semiconductor substrate; an insulating layer formed on regions of the first polysilicon layer; a second polysilicon layer formed on the insulating layer; and a contact electrically connected to the first polysilicon layer and the second polysilicon layer. The portions of the first polysilicon layer that do not have the insulating layer formed thereupon have a higher impurity ion concentration than that of the regions on which the insulating layer is formed.
    Type: Application
    Filed: August 29, 2008
    Publication date: December 25, 2008
    Inventor: Woong Je Sung
  • Publication number: 20080315361
    Abstract: The invention relates to a semiconductor device (10) with a substrate (11) and a semiconductor body (12) comprising a vertical bipolar transistor with an emitter region, a base region and a collector region (1, 2, 3) of, respectively, a first conductivity type, a second conductivity type opposite to the first conductivity type and the first conductivity type, wherein the collector region (3) comprises a first sub-region (3A) bordering the base region (2) and a second sub-region (3B) bordering the first sub-region (3A) which has a lower doping concentration than the second sub-region (3B), and the transistor is provided with a gate electrode (5) which laterally borders the first sub-region (3A) and by means of which the first sub-region (3A) may be depleted.
    Type: Application
    Filed: July 7, 2005
    Publication date: December 25, 2008
    Inventors: Godefridus Adrianus Maria Hurkx, Prabhat Agarwal, Erwin Hijzen, Raymond Josephus Engelbart Hueting
  • Publication number: 20080315362
    Abstract: A micro-electro-mechanical system varactor. The varactor includes a substrate, a lower bias conductor partially overlaying the substrate, a first signal conductor partially overlaying the substrate, a dielectric layer at least partially overlaying the first signal conductor, a support structure coupled to the substrate, and a flexible structure coupled to the support structure. The flexible structure is suspended over the substrate, includes an upper bias conductor overlaying at least part of the lower bias conductor and a top conductor overlaying at least part of the first signal conductor, configured to deflect in response to a bias voltage applied between the upper bias conductor and the lower bias conductor, and configured for separation between the top conductor and the dielectric layer by a varying separation distance dependent upon the bias voltage.
    Type: Application
    Filed: June 22, 2007
    Publication date: December 25, 2008
    Applicant: MOTOROLA, INC.
    Inventors: Robert B. Lempkowski, Lih-Tyng Hwang
  • Publication number: 20080315363
    Abstract: A method for producing a semiconductor component is proposed. The method includes providing a semiconductor body having a first surface; forming a mask on the first surface, wherein the mask has openings for defining respective positions of trenches; producing the trenches in the semiconductor body using the mask, wherein mesa structures remain between adjacent trenches; introducing a first dopant of a first conduction type using the mask into the bottoms of the trenches; carrying out a first thermal step; introducing a second dopant of a second conduction type, which is complementary to the first conduction type, at least into the bottoms of the trenches; and carrying out a second thermal step.
    Type: Application
    Filed: June 25, 2008
    Publication date: December 25, 2008
    Applicant: Infineon Technologies Austria AG
    Inventors: DAVIDE CHIOLA, Carsten Schaeffer
  • Publication number: 20080315364
    Abstract: After introducing oxygen into an N? type FZ wafer serving as an N? type first semiconductor layer, a P type second semiconductor layer and an anode are formed on a surface of the FZ wafer. The FZ wafer is irradiated with protons from the side of the anode, introducing crystal defects into the FZ wafer. By performing heat treatment to recover the crystal defects in the FZ wafer, the net doping concentration of a portion within the first semiconductor layer is made higher than the initial net doping concentration of the FZ wafer, and a desired broad buffer structure is formed. Accordingly, a semiconductor device with fast operation and low losses, and having soft switching characteristics, can be manufactured inexpensively using FZ bulk wafers, with good controllability and yields.
    Type: Application
    Filed: May 14, 2008
    Publication date: December 25, 2008
    Applicant: FUJI ELECTRIC DEVICE TECHNOLOGY CO., LTD.
    Inventor: Michio NEMOTO
  • Publication number: 20080315365
    Abstract: A method for designing a dummy pattern that is formed in a vacant section of a chip region before a semiconductor substrate including the chip region that has a device graphics data section in which a circuit element pattern is formed and the vacant section in which the circuit element pattern is not formed is planarized by a chemical mechanical polishing process, the method includes: setting an overall dummy section on the entire chip region; setting a mesh section on the entire overall dummy section; dividing the overall dummy section by the mesh section so that a plurality of rectangular dummy patterns is formed on the entire chip region after the mesh section is set; and removing or transforming a part of the rectangular dummy patterns, thereby uniformizing a density of the dummy pattern in the chip region.
    Type: Application
    Filed: June 18, 2008
    Publication date: December 25, 2008
    Applicant: Elpida Memory, Inc.
    Inventor: Yorio Takada
  • Publication number: 20080315366
    Abstract: The present invention provides a technique for improving the reliability of a semiconductor device where spreading of cracking that occurs at the time of dicing to a seal ring can be restricted even in a semiconductor device with a low-k film used as an a interlayer insulating film. Dummy vias are formed in each layer on a dicing region side. The dummy vias are formed at the same intervals in a matrix as viewed in a top view. Even in the case where cracking occurs at the time of dicing, the cracking can be prevented from spreading to a seal ring by the dummy vias. As a result, resistance to moisture absorbed in a circuit formation region can be improved, and deterioration in reliability can be prevented.
    Type: Application
    Filed: April 22, 2008
    Publication date: December 25, 2008
    Applicant: Renesas Technology Corp.
    Inventor: Kazuo TOMITA
  • Publication number: 20080315367
    Abstract: There is provided a wiring substrate. The wiring substrate includes: a semiconductor substrate having a through hole; an insulating film provided to cover an upper surface, a lower surface and a first surface of the semiconductor substrate, the first surface corresponding to a side surface of the through hole; a through electrode provided in the through hole; a first wiring pattern disposed on an upper surface side of the semiconductor substrate and coupled to the through electrode; and a second wiring pattern disposed on a lower surface side of the semiconductor substrate and coupled to the through electrode. A first air gap is provided between the first wiring pattern and the insulating film formed on the upper surface, and a second air gap is provided between the second wiring pattern and the insulating film formed on the lower surface.
    Type: Application
    Filed: June 19, 2008
    Publication date: December 25, 2008
    Applicant: SHINKO ELECTRIC INDUSTRIES CO., LTD.
    Inventor: Kei MURAYAMA
  • Publication number: 20080315368
    Abstract: A method of manufacturing a semiconductor device includes providing a semiconductor substrate having first and second main surfaces opposite to each other. A trench is formed in the semiconductor substrate at the first main surface. The trench extends to a first depth position in the semiconductor substrate. The trench is lined with the dielectric material. The trench is filled with a conductive material. An electrical component is electrically connected to the conductive material exposed at the first main surface. A cap is mounted to the first main surface. The cap encloses the electrical component and the electrical connection.
    Type: Application
    Filed: September 2, 2008
    Publication date: December 25, 2008
    Applicant: ICEMOS TECHNOLOGY CORPORATION
    Inventors: Cormac MacNamara, Conor Brogan, Hugh J. Griffin, Robin Wilson
  • Publication number: 20080315369
    Abstract: A semiconductor device having no voids and a semiconductor package using the same is described. The semiconductor device includes a semiconductor chip having a circuit section which is formed in a first area and a peripheral section which is formed in a second area defined around the first area, and an insulation layer covering the first and second areas and having at least one void removing part which extends from the first area to the second area to prevent a void from being formed.
    Type: Application
    Filed: September 10, 2007
    Publication date: December 25, 2008
    Inventors: Yeo Song YUN, Kyoung Sook PARK, Qwan Ho CHUNG
  • Publication number: 20080315370
    Abstract: Methods for forming {110} type facets on a (001) oriented substrate of Group III-V compounds and Group IV semiconductors using selective epitaxial growth is provided. The methods include forming a dielectric film on a (100) substrate. The dielectric film can then be patterned to expose a portion of the substrate and to form a substrate-dielectric film boundary substantially parallel to a <110> direction. A {110} type sidewall facet can then be formed by epitaxially growing a semiconductor layer on the exposed portion of the substrate and the dielectric film.
    Type: Application
    Filed: August 28, 2008
    Publication date: December 25, 2008
    Inventors: Seung-Chang Lee, Steven R. J. Brueck
  • Publication number: 20080315371
    Abstract: Methods and structures provide a shielded multi-layer package for use with multi-chip modules and the like. A substrate (102) (e.g., chip carrier) has an adhesive layer (104), where electronic components (106, 108) are attached. An insulating layer (110) is formed over the plurality of electronic components, and a conductive encapsulant structure (115) is formed over the insulating layer. The adhesive layer is detached from the electronic components, and multi-layer circuitry (140) is formed over, and in electrical communication with, the plurality of electronic components. A shielding via (150) is formed through the multilayer circuitry such that it contacts the conductive encapsulant.
    Type: Application
    Filed: June 19, 2007
    Publication date: December 25, 2008
    Applicant: FREESCALE SEMICONDUCTOR, INC.
    Inventors: Jinbang Tang, Jong-Kai Lin
  • Publication number: 20080315372
    Abstract: A semiconductor package includes a wafer having a first electrical contact pad integrated into a top surface of the wafer. A through-hole interconnection extends downward from a first surface of the first electrical contact pad. A die is electrically connected to a second surface of the first electrical contact pad. A second electrical contact pad is disposed over a surface of the through-hole interconnection. A dielectric layer is disposed along a side surface of the second electrical contact pad. The wafer is cut to form a channel portion and a connecting portion. An encapsulant is disposed over the die and the channel portion, and the wafer is backgrinded to remove the connecting portion and expose the surface of the through-hole interconnection.
    Type: Application
    Filed: June 20, 2007
    Publication date: December 25, 2008
    Applicant: STATS ChipPAC, Ltd.
    Inventors: Heap Hoe Kuan, Seng Guan Chow, Linda Pei Ee Chua
  • Publication number: 20080315373
    Abstract: A method of enabling alignment of a wafer in at least one exposure step of an integrated circuit process after a UV-blocking metal layer is formed over the whole wafer covering a patterned upmost metal layer of the integrated circuit is described, wherein the wafer has an edge portion where a composite dielectric layer corresponding to the dielectric layers of the integrated circuit is formed. The method includes forming a cavity in the composite dielectric layer over the edge portion of the wafer in the patterning process of the upmost metal layer, such that an alignment mark is formed after the UV-blocking metal layer is formed.
    Type: Application
    Filed: June 25, 2007
    Publication date: December 25, 2008
    Applicant: MACRONIX INTERNATIONAL CO., LTD.
    Inventor: Chin-Cheng Yang
  • Publication number: 20080315374
    Abstract: An integrated circuit package-in-package system comprising: connecting a first integrated circuit device and a package substrate; applying a magnetic film over the first integrated circuit device; mounting a second integrated circuit device having an inner encapsulation over the magnetic film; and forming a package encapsulation over the first integrated circuit device, the magnetic film, and the second integrated circuit device.
    Type: Application
    Filed: June 25, 2007
    Publication date: December 25, 2008
    Inventors: Sung Soo Kim, DongSik Kim, ChoongHwan Kwon
  • Publication number: 20080315375
    Abstract: Circuit structures and methods of fabrication are provided for facilitating implementing a complete electronic system in a compact package. The circuit structure includes, in one embodiment, a chips-first multichip base layer with conductive structures extending therethrough. An interconnect layer is disposed over the front surface of the multichip layer and includes interconnect metallization electrically connected to contact pads of the chips and to conductive structures extending through the structural material. A redistribution layer, disposed over the back surface of the multichip layer, includes a redistribution metallization also electrically connected to conductive structures extending through the structural material.
    Type: Application
    Filed: June 24, 2008
    Publication date: December 25, 2008
    Applicant: EPIC TECHNOLOGIES, INC.
    Inventors: Charles W. EICHELBERGER, James E. KOHL
  • Publication number: 20080315376
    Abstract: An electromagnetic interference (EMI) and/or electromagnetic radiation shield is formed on a plurality of encapsulated modules by attaching a molded package panel to a process carrier (10) using a double side adhesive tape (12) before singulating the individual modules without separating them from the double side adhesive tape. By forming a conductive layer (50) over a mold encapsulant (16) and on the sidewalls of grooves (40-47) that are cut through the mold encapsulant (16) and underlying circuit substrate (14), the conductive layer (50) may be electrically coupled to one or more conductive connection pads (61-66) by virtue of the placement of the conductive connection pads at the periphery or side of the circuit substrate (14).
    Type: Application
    Filed: June 19, 2007
    Publication date: December 25, 2008
    Inventors: Jinbang Tang, Jong-Kai Lin
  • Publication number: 20080315377
    Abstract: Circuit structures and methods of fabrication are provided for facilitating implementing a complete electronic system in a compact package. The circuit structure includes, in one embodiment, a chips-first multichip base layer with conductive structures extending therethrough. An interconnect layer is disposed over the front surface of the multichip layer and includes interconnect metallization electrically connected to contact pads of the chips and to conductive structures extending through the structural material. A redistribution layer, disposed over the back surface of the multichip layer, includes a redistribution metallization also electrically connected to conductive structures extending through the structural material.
    Type: Application
    Filed: June 24, 2008
    Publication date: December 25, 2008
    Applicant: EPIC TECHNOLOGIES, INC.
    Inventors: Charles W. EICHELBERGER, James E. KOHL
  • Publication number: 20080315378
    Abstract: A semiconductor device has a sealing body formed of an insulating resin and a semiconductor chip positioned within the sealing body. A gate electrode and a source electrode are on a first main surface of the semiconductor chip and a back electrode (drain electrode) is on a second main surface thereof. An upper surface of a portion of a drain electrode plate that projects in a gull wing shape is exposed from the sealing body and a lower surface thereof is connected to the back electrode through an adhesive. A gate electrode plate projects in a gull wing shape on an opposite end side of the sealing body and is connected to the gate electrode within the sealing body. A source electrode plate projects in a gull wing shape on the opposite end side of the sealing body and is connected to the source electrode within the sealing body.
    Type: Application
    Filed: June 3, 2008
    Publication date: December 25, 2008
    Inventors: Toshiyuki Hata, Takeshi Otani, Ichio Shimizu
  • Publication number: 20080315379
    Abstract: Provided is a semiconductor package and method of manufacturing the same. The semiconductor package may include a semiconductor chip, an encapsulant encapsulating the semiconductor chip, a lead unit, and a partially encapsulated by the encapsulating thermal stress buffer which absorbs thermal stress of the semiconductor chip or the encapsulant.
    Type: Application
    Filed: June 18, 2008
    Publication date: December 25, 2008
    Inventors: Ku-Young Kim, Hyung-gil Baek, Jong-gi Lee, Sang-wook Park, Kun-dae Yeom, Dong-hun Lee
  • Publication number: 20080315380
    Abstract: An integrated circuit package system comprising: forming a paddle having a hole and an external interconnect; mounting an integrated circuit device having an active side to the paddle with the active side facing the paddle and the hole; connecting a first internal interconnect between the active side and the external interconnect through the hole; and encapsulating the integrated circuit device, the paddle, the first internal interconnect, and the external interconnect with the external interconnect partially exposed.
    Type: Application
    Filed: June 21, 2007
    Publication date: December 25, 2008
    Inventors: Lionel Chien Hui Tay, Zigmund Ramirez Camacho, Jairus Legaspi Pisigan
  • Publication number: 20080315381
    Abstract: The present invention provides a semiconductor device which comprises a lead frame including a die pad having one or two or more openings, a substrate mounted over the die pad so as to expose a plurality of semiconductor chip connecting second electrode pads from the openings of the die pad, a plurality of semiconductor chips mounted over the die pad and the substrate, bonding wires that connect chip electrode pads of the semiconductor chip and their corresponding semiconductor chip connecting first and second electrode pads of the substrate, and a sealing portion which covers these and is provided so as to expose parts of leads.
    Type: Application
    Filed: April 17, 2008
    Publication date: December 25, 2008
    Applicant: OKI ELECTRIC INDUSTRY CO.,LTD
    Inventor: Yuichi Yoshida
  • Publication number: 20080315382
    Abstract: A multiple die package and removable storage card is disclosed. An insulator layer is provided and one or more vias are formed within it. The insulator may be provided without vias, and vias formed later. At least one integrated circuit is provided and electrically coupled to at least one lead of a first leadframe overlying one surface of the insulator layer. At least one second integrated circuit is provided and electrically coupled to a second leadframe overlying a second surface of the insulator layer. Electrical connections between the two leadframes and the first and second integrated circuits are made through the insulator, at selected locations, by coupling at least one lead of the first and second leadframes one to another. The leads of the first and second leadframe may be electrically coupled via anisotropically conductive areas of the leadframes.
    Type: Application
    Filed: September 3, 2008
    Publication date: December 25, 2008
    Applicant: SANDISK CORPORATION
    Inventor: Robert F. Wallace
  • Publication number: 20080315383
    Abstract: A chip frame for an optical digital processor has a body with a concave seat integrally protruding downward from a bottom surface of the body. Multiple dents are defined on the bottom surface of the body to receive conductive elements such as springs. With the conductive elements, the chip frame can electronically contact ground pads on a circuit board, without needing of conductive epoxy coating.
    Type: Application
    Filed: June 25, 2007
    Publication date: December 25, 2008
    Applicant: TONG HSING ELECTRIC INDUSTRIES LTD.
    Inventor: Zzu-Chi Chiu
  • Publication number: 20080315384
    Abstract: Apparatuses and methods for forming displays are claimed. One embodiment of the invention includes a contact smart card wherein fluidic self assembly is used to build the microelectronic structures on the display such that a contact smart data is transmitted unidirectionally. A contact smart card is inserted directly into a device that transfers data to a display coupled to the smart card. Another embodiment of the invention relates to a contactless smart card in which fluidic self assembly is also used here to build the display. Data is transmitted to an antenna that is embedded in the contactless card in which a plurality of blocks were deposited thereon.
    Type: Application
    Filed: August 22, 2008
    Publication date: December 25, 2008
    Inventors: Jeffrey Jay Jacobsen, Roger Green Stewart