Patents Issued in April 14, 2011
  • Publication number: 20110084340
    Abstract: An integrated circuit structure includes a substrate; two insulation regions over the substrate, with one of the two insulation regions including a void therein; and a first semiconductor strip between and adjoining the two insulation regions. The first semiconductor strip includes a top portion forming a fin over top surfaces of the two insulation regions.
    Type: Application
    Filed: November 4, 2009
    Publication date: April 14, 2011
    Inventors: Feng Yuan, Tsung-Lin Lee, Hung-Ming Chen, Chang-Yun Chang
  • Publication number: 20110084341
    Abstract: A semiconductor device includes a substrate having a rectangular shape, and a via hole that has an elliptic shape or a track shape having a linear portion in a long-axis direction of the track shape, a long axis of the elliptic shape or the track shape being arranged in a long-side direction of the substrate.
    Type: Application
    Filed: November 19, 2010
    Publication date: April 14, 2011
    Applicant: SUMITOMO ELECTRIC DEVICE INNOVATIONS, INC.
    Inventor: Toshiyuki Kosaka
  • Publication number: 20110084342
    Abstract: Latchup is prevented from occurring accompanying increasingly finer geometries of a chip. NchMOSFET N1 and PchMOSFET P1 form a CMOS circuit including: NchMOSFET N2 whose gate, drain and back gate are connected to back gate of N1 and PchMOSFET P2 whose gate, drain and back gate are connected to back gate of P1. Source of N2 is connected to source of N1. Source of P2 is connected to source of P1. N2 is always connected between the grounded source of N1 and the back gate of N1, while P2 is connected between source of P1 connected to a power supply and the back gate of P1. Each of N2 and P2 functions as a voltage limiting element (a limiter circuit).
    Type: Application
    Filed: December 14, 2010
    Publication date: April 14, 2011
    Applicant: RENESAS ELECTRONICS CORPORATION
    Inventor: Mototsugu OKUSHIMA
  • Publication number: 20110084343
    Abstract: Monolithic IC/MEMS processes are disclosed in which high-stress silicon nitride is used as a mechanical material while amorphous silicon serves as a sacrificial layer. Electronic circuits and micro-electromechanical devices are built on separate areas of a single wafer. The sequence of IC and MEMS process steps is designed to prevent alteration of partially completed circuits and devices by subsequent high process temperatures.
    Type: Application
    Filed: December 15, 2010
    Publication date: April 14, 2011
    Applicant: ALCES TECHNOLOGY, INC.
    Inventors: Richard Yeh, David M. Bloom
  • Publication number: 20110084344
    Abstract: A method of fabricating MEMS device includes: providing a substrate with a first surface and a second surface. The substrate includes at least one logic region and at least one MEMS region. The logic region includes at least one logic device positioned on the first surface of the substrate. Then, an interlayer material is formed on the first surface of the substrate within the MEMS region. Finally, the second surface of the substrate within the MEMS region is patterned. After the pattern process, a vent pattern is formed in the second surface of the substrate within the MEMS region. The interlayer material does not react with halogen radicals. Therefore, during the formation of the vent pattern, the substrate is protected by the interlayer material and the substrate can be prevented from forming any undercut.
    Type: Application
    Filed: October 14, 2009
    Publication date: April 14, 2011
    Inventors: Chien-Hsin Huang, Bang-Chiang Lan, Ming-I Wang, Hui-Min Wu, Tzung-I Su, Chao-An Su, Tzung-Han Tan, Min Chen, Meng-Jia Lin
  • Publication number: 20110084345
    Abstract: Electrical energy generation apparatuses, in which a solar battery device and a piezoelectric device are combined in a single body by using a plurality of nano wires formed of a semiconductor material having piezoelectric properties.
    Type: Application
    Filed: February 17, 2010
    Publication date: April 14, 2011
    Inventors: Young-jun Park, Seung-nam Cha
  • Publication number: 20110084346
    Abstract: The present invention provides a pressure sensor and a method of manufacturing the same, which can change resistance to load smoothly in a relatively small load range and detect the pressure to the extent of relatively large load range. An uneven layer 6 is formed of a resin containing non-conductive particles 6a and having insulation properties, on a surface of the second substrate 3, and a resistor layer 7 containing at least carbon powder and having a certain film thickness is formed on a surface of the uneven layer 6. A sum of a film thickness of the uneven layer 6 between the non-conductive particles 6a and a film thickness of the resistor layer 7 is smaller than a particle diameter of non-conductive particles 6a included in the uneven layer, and at least a resistor layer 7 is formed on the non-conductive particles 6a and between the non-conductive particles 6a.
    Type: Application
    Filed: August 10, 2010
    Publication date: April 14, 2011
    Applicant: MARUSAN NAME CO., LTD.
    Inventor: Seiji Mori
  • Publication number: 20110084347
    Abstract: The present invention relates to a magnetic tunnel junction device and a manufacturing method thereof. The magnetic tunnel junction device includes i) a first magnetic layer having an switchable magnetization direction, ii) a nonmagnetic layer provided on the first magnetic layer, iii) a second magnetic layer provided on the nonmagnetic layer and having a fixed magnetization direction, iv) an oxidation-preventing layer provided on the second magnetic layer, v) a third magnetic layer provided on the oxidation-preventing layer and fixing the magnetization direction of the second magnetic layer through magnetic coupling with the second magnetic layer, and vi) an antiferromagnetic layer provided on the third magnetic layer and fixing a magnetization direction of the third magnetic layer.
    Type: Application
    Filed: February 17, 2010
    Publication date: April 14, 2011
    Applicant: Korea Institute of Science and Technology
    Inventors: Il-Jae Shin, Byoung-Chul Min, Kyung-Ho Shin
  • Publication number: 20110084348
    Abstract: An embodiment of the invention provides a magnetoresistance element with an MR ratio higher than that of the related art. A magnetoresistance element includes a first crystalline ferromagnetic layer, a tunnel barrier layer, and a second crystalline ferromagnetic layer. Each of the three layers has a polycrystalline structure including an aggregate of columnar crystals. The tunnel barrier layer is a layer of a metal oxide containing B atoms and Mg atoms. The content of B atoms in the tunnel barrier layer is at least 30 atomic %.
    Type: Application
    Filed: August 12, 2009
    Publication date: April 14, 2011
    Applicant: CANON ANELVA CORPORATION
    Inventors: Masaki Kuribayashi, David Djulianto Djayaprawira
  • Publication number: 20110084349
    Abstract: The thermoelectric conversion efficiency of a thermoelectric conversion device is increased by increasing the figure of merit of a spin-Seebeck effect element. An inverse spin-Hall effect material is provided to at least one end of a thermal spin-wave spin current generating material made of a magnetic dielectric material so that a thermal spin-wave spin current is converted to generate a voltage in the above described inverse spin-Hall effect material when there is a temperature gradient in the above described thermal spin-wave spin current generating material and a magnetic field is applied using a magnetic field applying means.
    Type: Application
    Filed: June 5, 2009
    Publication date: April 14, 2011
    Applicant: KEIO UNIVERSITY
    Inventors: Kenichi Uchida, Yosuke Kajiwara, Hiroyasu Nakayama, Eiji Saitoh
  • Publication number: 20110084350
    Abstract: According to one embodiment, a solid state image capture device includes a multilayered interconnect layer, a semiconductor substrate, a pillar diffusion layer and an insulating member. The multilayered interconnect layer includes an interconnect. The semiconductor substrate is provided on the multilayered interconnect layer and the semiconductor substrate has a through-trench. The pillar diffusion layer is formed in the semiconductor substrate around the through-trench. In addition, an insulating member is filled into the through-trench.
    Type: Application
    Filed: July 2, 2010
    Publication date: April 14, 2011
    Applicant: KABUSHIKI KAISHA TOSHIBA
    Inventors: Atsushi MURAKOSHI, Tsubasa Harada
  • Publication number: 20110084351
    Abstract: A back-illuminated type solid-state imaging device including (a) a semiconductor layer on a front surface side of a semiconductor substrate with an insulation film between them; (b) a photoelectric conversion element that constitutes a pixel in the semiconductor substrate; (c) at least part of transistors that constitute the pixel in the semiconductor film; and (d) a rear surface electrode to which a voltage is applied on the rear surface side of the semiconductor substrate, wherein, (1) a semiconductor layer of an opposite conduction type to a charge accumulation portion of the photoelectric conversion element is formed in the semiconductor substrate under the insulation film, and (2) the same voltage as the voltage applied to the rear surface electrode is applied to the semiconductor layer.
    Type: Application
    Filed: December 16, 2010
    Publication date: April 14, 2011
    Applicant: SONY CORPORATION
    Inventor: Keiji Mabuchi
  • Publication number: 20110084352
    Abstract: A back-illuminated type solid-state imaging device is provided in which an electric field to collect a signal charge (an electron, a hole and the like, for example) is reliably generated to reduce a crosstalk. The back-illuminated type solid-state imaging device includes a structure 34 having a semiconductor film 33 on a semiconductor substrate 31 through an insulation film 32, in which a photoelectric conversion element PD that constitutes a pixel is formed in the semiconductor substrate 31, at least part of transistors 15, 16, and 19 that constitute the pixel is formed in the semiconductor film 33, and a rear surface electrode 51 to which a voltage is applied is formed on the rear surface side of the semiconductor substrate 31.
    Type: Application
    Filed: December 16, 2010
    Publication date: April 14, 2011
    Applicant: SONY CORPORATION
    Inventor: Keiji Mabuchi
  • Publication number: 20110084353
    Abstract: A trench Schottky rectifier device includes a substrate having a first conductivity type, a plurality of trenches formed in the substrate, and an insulating layer formed on sidewalls of the trenches. The trenches are filled with conductive structure. There is an electrode overlying the conductive structure and the substrate, and thus a Schottky contact forms between the electrode and the substrate. A plurality of embedded doped regions having a second conductivity type are formed in the substrate and located under the trenches. Each doped region and the substrate form a PN junction to pinch off current flowing toward the Schottky contact so as to suppress current leakage.
    Type: Application
    Filed: October 12, 2010
    Publication date: April 14, 2011
    Applicant: PFC DEVICE CORPORATION
    Inventors: Kou-Liang CHAO, Mei-Ling Chen, Tse-Chuan Su, Hung-Hsin Kuo
  • Publication number: 20110084354
    Abstract: In a semiconductor device according to the present invention, an electrode layer and a recessed part are formed on a surface of a semiconductor substrate. Further, in the semiconductor substrate, a RESURF layer that is in contact with a bottom surface of the recessed part and the electrode layer is formed. In addition, an insulating film is formed on an upper surface of the semiconductor substrate so as to fill the recessed part. Moreover, a field plate electrode is formed on the insulating film above the recessed part.
    Type: Application
    Filed: July 28, 2010
    Publication date: April 14, 2011
    Applicant: MITSUBISHI ELECTRIC CORPORATION
    Inventors: Shigeto Honda, Atsushi Narazaki, Kaoru Motonami
  • Publication number: 20110084355
    Abstract: A semiconductor device is provided. The semiconductor device includes a substrate, an isolation feature disposed on the substrate, and an active area disposed adjacent the isolation feature. The isolation feature may be a shallow trench isolation feature. The STI feature has a first width at the top of the feature and a second width at the bottom of the feature. The first width is less than the second width. Methods of fabricating a semiconductor device is also provided. A method includes forming shallow trench isolation features and then growing an epitaxial layer adjacent the STI features to form an active region.
    Type: Application
    Filed: October 9, 2009
    Publication date: April 14, 2011
    Applicant: TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY, LTD.
    Inventors: Hsien-Hsin Lin, Bor Chiuan Hsieh, Chen-Ping Chen
  • Publication number: 20110084356
    Abstract: The present invention discloses a method of forming a local buried layer (32) in a silicon substrate (10), comprising forming a plurality of trenches (12, 22) in the substrate, including a first trench (22) having a width preventing sealing of the first trench in a silicon migration anneal step and at least one further trench (12) connected to the first trench; exposing the substrate (10) to said anneal step, thereby converting the at least one further trench (12) by means of silicon migration into at least one tunnel (16) accessible via the first trench (22); and forming the local buried layer (32) by filling the at least one tunnel (16) with a material (26, 28, 46) via the first trench (22). Preferably, the method is used to form a semiconductor device having a local buried layer (32) comprising a doped epitaxial silicon plug (26), said plug and the first trench (22) being filled with a material (28) having a higher conductivity than the doped epitaxial silicon (26).
    Type: Application
    Filed: May 20, 2009
    Publication date: April 14, 2011
    Applicant: NXP B.V.
    Inventors: Eero Saarnilehto, Jan Sonsky
  • Publication number: 20110084357
    Abstract: An integrated circuit structure comprising an air gap and methods for forming the same are provided. The integrated circuit structure includes a conductive line; a self-aligned dielectric layer on a sidewall of the conductive line; an air-gap horizontally adjoining the self-aligned dielectric layer; a low-k dielectric layer horizontally adjoining the air-gap; and a dielectric layer on the air-gap and the low-k dielectric layer.
    Type: Application
    Filed: December 17, 2010
    Publication date: April 14, 2011
    Applicant: Taiwan Semiconductor Manufacturing Company, Ltd.
    Inventors: Chung-Shi Liu, Chen-Hua Yu
  • Publication number: 20110084358
    Abstract: Methods and apparatuses for matching impedances in a flip-chip circuit assembly are presented. An apparatus for matching impedances in a flip-chip circuit assembly may include a first circuit associated with a first die and a through silicon via (TSV) coupling the first circuit to a second circuit. The apparatus may further include a first impedance matching inductor interposed between the TSV and the second circuit. A method for matching impedances in a flip-chip circuit assembly may include providing a die having a first circuit, and forming a TSV over the die. The method may further include providing a second circuit and forming a first impedance matching inductor interposed between the TSV and second circuit.
    Type: Application
    Filed: October 8, 2009
    Publication date: April 14, 2011
    Applicant: QUALCOMM INCORPORATED
    Inventors: Jonghae Kim, Jeong Hwan Yang, Matthew M. Nowak
  • Publication number: 20110084359
    Abstract: A semiconductor device formed by using semiconductor packages is provided. The semiconductor device includes two semiconductor packages adjacently arranged in opposite directions on an inductive conductor. Terminals of the two semiconductor packages are joined by a third lead. the third lead is arranged substantially in parallel to the inductive conductor. Leads at the joint portions have, for example, a bent structure, and the third lead is arranged to be close to the inductive conductor.
    Type: Application
    Filed: December 15, 2010
    Publication date: April 14, 2011
    Inventors: Kentaro OCHI, Akira Mishima, Takuro Kanazawa, Tetsuo Iijima, Katsuo Ishizaka, Norio Kido
  • Publication number: 20110084360
    Abstract: Trench capacitors and methods of manufacturing the trench capacitors are provided. The trench capacitors are very dense series capacitor structures with independent electrode contacts. In the method, a series of capacitors are formed by forming a plurality of insulator layers and a plurality of electrodes in a trench structure, where each electrode is formed in an alternating manner with each insulator layer. The method further includes planarizing the electrodes to form contact regions for a plurality of capacitors.
    Type: Application
    Filed: October 8, 2009
    Publication date: April 14, 2011
    Applicant: INTERNATIONAL BUSINESS MACHINES CORPORATION
    Inventors: Timothy W. KEMERER, James S. NAKOS, Steven M. SHANK
  • Publication number: 20110084361
    Abstract: A semiconductor device having a resistor and a method of fabricating the same are provided. The semiconductor device includes a semiconductor substrate having a first circuit region and a second circuit region. A lower interlayer insulating layer is provided over the semiconductor substrate. A first hole passing through the lower interlayer insulating layer in the first circuit region and a second hole passing through the lower interlayer insulating layer in the second circuit region are provided. A first semiconductor pattern and a second semiconductor pattern are sequentially stacked in the first hole. A first resistor having the same crystalline structure as the second semiconductor pattern is provided in the second hole.
    Type: Application
    Filed: December 20, 2010
    Publication date: April 14, 2011
    Inventors: Dae-Won Ha, Sang-Yoon Kim
  • Publication number: 20110084362
    Abstract: An active diode with fast turn-on time, low capacitance, and low turn-on resistance may be manufactured without a gate and without a shallow trench isolation region between doped regions of the diode. A short conduction path in the active diode allows a fast turn-on time, and a lack of gate oxide reduces susceptibility of the active diode to extreme voltages. The active diode may be implemented in integrated circuits to prevent and reduce damage from electrostatic discharge (ESD) events. Manufacturing the active diode is accomplished by depositing a salicide block between doped regions of the diode before salicidation. After the salicide layers are formed on the doped regions, the salicide block is removed.
    Type: Application
    Filed: March 31, 2010
    Publication date: April 14, 2011
    Applicant: QUALCOMM Incorporated
    Inventors: Reza Jalilizeinali, Eugene R. Worley, Evan Siansuri, Sreeker R. Dundigal
  • Publication number: 20110084363
    Abstract: A compound semiconductor substrate 10 according to the present invention is comprised of a Group III nitride and has a surface layer 12 containing a chloride of not less than 200×1010 atoms/cm2 and not more than 12000×1010 atoms/cm2 in terms of Cl and an oxide of not less than 3.0 at % and not more than 15.0 at % in terms of O, at a surface. The inventors conducted elaborate research and newly discovered that when the surface layer 12 at the surface of the compound semiconductor substrate 10 contained the chloride of not less than 200×1010 atoms/cm2 and not more than 12000×1010 atoms/cm2 in terms of Cl and the oxide of not less than 3.0 at % and not more than 15.0 at % in terms of O, Si was reduced at an interface between the compound semiconductor substrate 10 and an epitaxial layer 14 formed thereon and, as a result, the electric resistance at the interface was reduced.
    Type: Application
    Filed: November 24, 2010
    Publication date: April 14, 2011
    Inventors: Keiji ISHIBASHI, Fumitake NAKANISHI
  • Publication number: 20110084364
    Abstract: In a wafer, a first chip region and a second chip region are separated from each other by a dicing region. The dicing region includes: a first center region; a first intermediate region located on the first chip region's side of the first center region; a second intermediate region located on the second chip region's side of the first center region; a first outer region located on the first chip region's side of the first intermediate region; and a second outer region located on the second chip region's side of the second intermediate region. Surfaces of the first and second intermediate regions are respectively covered by bank-shaped resin films extending in a longitudinal direction of the dicing region. Respective surfaces of the first center region, the first outer region and the second outer region are not covered by resin films.
    Type: Application
    Filed: October 8, 2010
    Publication date: April 14, 2011
    Applicant: RENESAS ELECTRONICS CORPORATION
    Inventor: Yoshitsugu KAWASHIMA
  • Publication number: 20110084365
    Abstract: A through silicon via architecture for integrated circuits is provided. The integrated circuit (IC) includes a substrate with a top surface and a bottom surface with circuitry formed on the top surface, a plurality of bonding pads formed along a periphery of the bottom surface, and a backside metal layer (BML) formed on the bottom surface and electrically coupled to a second subset of bonding pads in the plurality of bonding pads. A first subset of bonding pads in the plurality of bonding pads is electrically coupled to circuitry on the top surface with through silicon vias (TSV). The BML distributes electrical signals provided by the second subset of bonding pads.
    Type: Application
    Filed: July 16, 2010
    Publication date: April 14, 2011
    Applicant: Taiwan Semiconductor Manufacturing Company, Ltd.
    Inventors: Oscar M.K. Law, Kuo H. Wu, Wei-Chih Yeh
  • Publication number: 20110084366
    Abstract: The epitaxial layer defects generated from voids of a silicon substrate wafer containing added hydrogen are suppressed by a method for producing an epitaxial wafer by: growing a silicon crystal by the Czochralski method comprising adding hydrogen and nitrogen to a silicon melt and growing from the silicon melt a silicon crystal having a nitrogen concentration of from 3×1013 cm?3 to 3×1014 cm?3, preparing a silicon substrate by machining the silicon crystal, and forming an epitaxial layer at the surface of the silicon substrate.
    Type: Application
    Filed: October 1, 2010
    Publication date: April 14, 2011
    Applicant: SILTRONIC AG
    Inventors: Katsuhiko Nakai, Timo Mueller, Atsushi Ikari, Wilfried von Ammon, Martin Weber
  • Publication number: 20110084367
    Abstract: A method of producing an epitaxial wafer, comprising: implanting oxygen ions from a surface of a silicon wafer, thereby forming an ion implanted layer in a surface layer of the silicon wafer; after forming the ion implanted layer, implanting boron ions from the surface of the silicon wafer to the whole area in the ion implanted layer; performing heat treatment of the silicon wafer after implanting boron ions, thereby forming a thinning-stopper layer including a mixture of silicon particles, silicon oxides, and boron, and forming an active layer in the silicon wafer on the surface side of the thinning-stopper layer; and forming an epitaxial layer on the surface of the silicon wafer after the heat treatment.
    Type: Application
    Filed: October 5, 2010
    Publication date: April 14, 2011
    Applicant: SUMCO CORPORATION
    Inventors: Hideki NISHIHATA, Yoshihisa NONOGAKI, Akihiko ENDO
  • Publication number: 20110084368
    Abstract: According to one exemplary embodiment, an overmolded package includes a component situated on a substrate. The overmolded package further includes an overmold situated over the component and the substrate. The overmolded package further includes a wirebond cage situated over the substrate and in the overmold, where the wirebond cage surrounds the component, and where the wirebond cage includes a number of wirebonds. The wirebond cage forms an EMI shield around the component. According to this exemplary embodiment, the overmolded package further includes a conductive layer situated on a top surface of the overmold and connected to the wirebond cage, where the conductive layer forms an EMI shield over the component.
    Type: Application
    Filed: December 16, 2010
    Publication date: April 14, 2011
    Applicant: SKYWORKS SOLUTIONS, INC.
    Inventors: Dinphuoc V. Hoang, Thomas E. Noll, Anil K. Agarwal, Robert W. Warren, Matthew S. Read, Anthony LoBianco
  • Publication number: 20110084369
    Abstract: A description is given of a method. In one embodiment the method includes providing a semiconductor chip with semiconductor material being exposed at a first surface of the semiconductor chip. The semiconductor chip is placed over a carrier with the first surface facing the carrier. An electrically conductive material is arranged between the semiconductor chip and the carrier. Heat is applied to attach the semiconductor chip to the carrier.
    Type: Application
    Filed: October 8, 2009
    Publication date: April 14, 2011
    Applicant: INFINEON TECHNOLOGIES AG
    Inventors: Hannes Eder, Ivan Nikitin, Manfred Schneegans, Jens Goerlich, Karsten Guth, Alexander Heinrich
  • Publication number: 20110084370
    Abstract: A package carrier includes: (a) a dielectric layer defining a plurality of openings; (b) patterned electrically conductive layer, embedded in the dielectric layer and disposed adjacent to a first surface of the dielectric layer; a plurality of electrically conductive posts, disposed in respective ones of the openings, wherein the openings extend between a second surface of the dielectric layer to the patterned electrically conductive layer, the electrically conductive posts a connected to the patterned electrically conductive layer, and an end of each of the electrically conductive posts has a curved profile and is faced away from the patterned electrically conductive layer; and (d) a patterned solder resist layer, disposed adjacent to the first surface of the dielectric layer and exposing portions of the patterned electrically conductive layer corresponding to contact pads. A semiconductor package includes the package carrier, a chip, and an encapsulant covering the chip and the package carrier.
    Type: Application
    Filed: October 14, 2010
    Publication date: April 14, 2011
    Applicant: ADVANCED SEMICONDUCTOR ENGINEERING, INC.
    Inventors: YUAN-CHANG SU, SHIH-FU HUANG, CHIA-CHENG CHEN, CHIA-HSIUNG HSIEH, TZU-HUI CHEN, KUANG-HSIUNG CHEN, PAO-MING HSIEH
  • Publication number: 20110084371
    Abstract: A protective modular package cover has first and second fastening sections located at opposing first and second ends with one or more subassembly receiving sections disposed thereto and is configured to fasten the protective modular package cover to a core. Each fastening section has a foot surface located on a bottom surface of a fastening section and configured to make contact with the core, a mounting hole configured to receive a fastener, and a torque element. Each subassembly receiving section is configured to receive a subassembly and has a cross member formed along the underside of the protective modular package cover. Activation of the first torque element transfers a downward clamping force generated at the fastening element to a top surface of one or more subassemblies disposed in the one or more subassembly receiving sections via the cross member of each of the one or more subassembly receiving sections.
    Type: Application
    Filed: October 13, 2010
    Publication date: April 14, 2011
    Applicants: STMICROELECTRONICS, INC., RJR POLYMERS, INC.
    Inventors: Craig J. Rotay, John Ni, David Lam, David Lee DeWire, John W. Roman, Richard J. Ross
  • Publication number: 20110084372
    Abstract: A package carrier includes: (1) a dielectric layer; (2) a first electrically conductive pattern, embedded in the dielectric layer and disposed adjacent to a first surface of the dielectric layer, and including a plurality of first pads; (3) a plurality of first electrically conductive posts, extending through the dielectric layer, wherein each of the first electrically conductive posts includes a first electrically conductive post segment connected to at least one of the first pads and a second electrically conductive post segment connected to the first electrically conductive post segment, and a lateral extent of the first electrically conductive post segment is different from a lateral extent of the second electrically conductive post segment; and (4) a second electrically conductive pattern, disposed adjacent to a second surface of the dielectric layer, and including a plurality of second pads connected to respective ones of the second electrically conductive post segments.
    Type: Application
    Filed: October 14, 2010
    Publication date: April 14, 2011
    Applicant: ADVANCED SEMICONDUCTOR ENGINEERING, INC.
    Inventors: YUAN-CHANG SU, SHIH-FU HUANG, CHIA-CHENG CHEN
  • Publication number: 20110084373
    Abstract: A method for manufacturing an integrated circuit package system includes: providing a base package including a first integrated circuit coupled to a base substrate by an electrical interconnect formed on one side; and mounting an offset package over the base package, the offset package electrically coupled to the base substrate via a system interconnect.
    Type: Application
    Filed: December 21, 2010
    Publication date: April 14, 2011
    Inventors: DaeSik Choi, BumJoon Hong, Sang-Ho Lee, Jong-Woo Ha, Soo-San Park
  • Publication number: 20110084374
    Abstract: A semiconductor package includes a carrier substrate having thereon at least one bond finger; a semiconductor die mounted on a top surface of the carrier substrate; at least one active bond pad disposed on the semiconductor die; at least one dummy bond pad disposed on the semiconductor die; a first bonding wire extending between the at least one active bond pad and the at least one dummy bond pad; a second bonding wire extending between the at least one dummy bond pad and the at least one bond finger; and a molding compound encapsulating at least the semiconductor die.
    Type: Application
    Filed: October 8, 2009
    Publication date: April 14, 2011
    Inventor: Jen-Chung Chen
  • Publication number: 20110084375
    Abstract: A semiconductor device includes a substrate having first and second major surfaces and conductive traces, and solder balls attached to the second major surface of the substrate. A semiconductor die including an integrated circuit (IC) is attached to one of the major surfaces of the substrate. The IC is electrically connected to the solder balls by the conductive traces. The substrate includes an integrally molded stand-off feature that prevents the solder balls near the corners and the sides of the substrate from being knocked off during handling. The stand-off feature also maintains a predetermined distance between the substrate and a printed circuit board (PCB) when the substrate is attached to the PCB, and then a reflow process is performed. The stand-off feature also prevents open connections between the solder balls and the PCB that may be caused by warping of the PCB or the weight of the semiconductor die.
    Type: Application
    Filed: October 13, 2009
    Publication date: April 14, 2011
    Applicant: FREESCALE SEMICONDUCTOR, INC
    Inventors: Poh Leng Eu, Kai Yun Yow
  • Publication number: 20110084376
    Abstract: A protective modular package assembly with one or more subassemblies, each having a base element, a sidewall element coupled to the base element, and a semiconductor device disposed within and coupled to the sidewall element and the base element; a protective modular package cover having fastening sections located at opposing ends of the cover, torque elements disposed on the opposing ends and configured to fasten the cover to a core, and subassembly receiving sections disposed between the fastening sections with each subassembly receiving section operable to receive a subassembly and having a cross member along the underside of the cover; and an adhesive layer configured to affix subassemblies to respective subassembly receiving sections. The torque elements are configured to transfer a downward clamping force generated at the fastening elements to a top surface of the subassemblies via the cross member of each of the one or more subassembly receiving sections.
    Type: Application
    Filed: October 13, 2010
    Publication date: April 14, 2011
    Applicants: STMICROELECTRONICS, INC., RJR POLYMERS, INC.
    Inventors: Craig J. Rotay, John Ni, David Lam, David Lee DeWire, John W. Roman, Richard J. Ross
  • Publication number: 20110084377
    Abstract: A system is disclosed for ejecting a semiconductor die from a tape to which the die is affixed during the wafer dicing process. In embodiments, the system includes an ejector tool including a support table, ejector pins and a pick-up arm. The support table is connected to a vacuum source for creating a negative pressure at an interface between the tape and support table. The support table further includes an aperture with one or more chamfered sidewalls. The vacuum source is connected to the aperture so that, upon placement of the tape on the support table with a die centered over the aperture, the vacuum source pulls a portion of the tape around the edges of the semiconductor die away from the die and into the space created by the chamfered edges.
    Type: Application
    Filed: February 22, 2010
    Publication date: April 14, 2011
    Inventors: Jack Chang Chien, KH Ong, Weili Wang, Li Wang, XingZhi Liang, Shicai Ma
  • Publication number: 20110084378
    Abstract: An integrated electromagnetic interference (EMI) shield for a semiconductor module package. The integrated EMI shield includes a plurality of wirebond springs electrically connected between a ground plane in the substrate of the package and a conductive layer printed on the top of the package mold compound. The wirebond springs have a defined shape that causes a spring effect to provide contact electrical connection between the tops of the wirebond springs and the conductive layer. The wirebond springs can be positioned anywhere in the module package, around all or some of the devices included in the package, to create a complete EMI shield around those devices.
    Type: Application
    Filed: December 2, 2010
    Publication date: April 14, 2011
    Applicant: SKYWORKS SOLUTIONS, INC.
    Inventors: Patrick L. Welch, Yifan Guo
  • Publication number: 20110084379
    Abstract: The semiconductor device includes a substrate, a first semiconductor element, a second semiconductor element, a first heat sink and a second heat sink. The first and the second semiconductor elements are provided on the substrate. The maximum power consumption of the first semiconductor element is lower than that of the second semiconductor element. The first heat sink is fixed to the first semiconductor element. The second heat sink is fixed to the second semiconductor element. The first heat sink is spaced apart from the second heat sink.
    Type: Application
    Filed: December 20, 2010
    Publication date: April 14, 2011
    Applicant: RENESAS ELECTRONICS CORPORATION
    Inventor: Keisuke SATO
  • Publication number: 20110084380
    Abstract: A semiconductor package onto which a plurality of passive elements is mounted. A substrate includes a first surface and a second surface. A semiconductor chip is on one of the first surface and the second surface of the substrate. A plurality of passive elements are on the substrate. The plurality of passive elements include a plurality of first passive elements and a plurality of second passive elements that are taller than the plurality of first passive elements. The plurality of first passive elements are on at least one of the first surface and the second surface, and at least two of the plurality of second passive elements are on the second surface.
    Type: Application
    Filed: October 14, 2010
    Publication date: April 14, 2011
    Inventors: Heung-kyu Kwon, Hyung-Jun Lim, Byeong-yeon Cho
  • Publication number: 20110084381
    Abstract: The present invention relates to a chip having a metal pillar structure. The chip includes a chip body, at least one chip pad, a first passivation layer, an under ball metal layer and at least one metal pillar structure. The chip body has an active surface. The chip pad is disposed on the active surface. The first passivation layer is disposed on the active surface, and has at least one first opening so as to expose part of the chip pad. The under ball metal layer is disposed on the chip pad. The metal pillar structure is disposed on the under ball metal layer, and includes a metal pillar and a solder. The metal pillar is disposed on the under ball metal layer. The solder is disposed on the metal pillar, and the maximum diameter formed by the solder is shorter than or equal to the diameter of the metal pillar. Therefore, when the pitch between two adjacent metal pillar structures of the chip is a fine pitch, the defect of solder bridge can be avoided, so that the yield rate is improved.
    Type: Application
    Filed: August 13, 2010
    Publication date: April 14, 2011
    Inventors: Jian-Wen Lo, Chien-Fan Chen
  • Publication number: 20110084382
    Abstract: A chip package is disclosed. The package includes a carrier substrate and at least two semiconductor chips thereon. Each semiconductor chip includes a plurality of conductive pads. A position structure is disposed on the carrier substrate to fix locations of the semiconductor chips at the carrier substrate. A fill material layer is formed on the carrier substrate, covers the semiconductor chips and the position structure, and has a plurality of openings correspondingly exposing the conductive pads. A redistribution layer (RDL) is disposed on the fill material layer and is connected to the conductive pads through the plurality of openings. A protective layer covers the fill material layer and the RDL. A plurality of conductive bumps is disposed on the protective layer and is electrically connected to the RDL. A fabrication method of the chip package is also disclosed.
    Type: Application
    Filed: October 7, 2010
    Publication date: April 14, 2011
    Inventors: Wei-Ming Chen, Shu-Ming Chang
  • Publication number: 20110084383
    Abstract: A semiconductor device includes a first circuit base member including a surface having multiple first electrodes formed thereon, a second circuit base member being provided above the first circuit base member and having first through holes and second through holes formed respectively above the first electrodes, a semiconductor package provided above the second circuit base member, and multiple first bumps provided inside the first through holes and the second through holes to connect the first electrodes to the semiconductor package.
    Type: Application
    Filed: October 13, 2010
    Publication date: April 14, 2011
    Applicant: FUJITSU LIMITED
    Inventor: Daisuke MIZUTANI
  • Publication number: 20110084384
    Abstract: A semiconductor device includes a substrate, a semiconductor chip that is bonded to one of the faces of the substrate via bumps, and has a device formation face facing the one of the faces, and a resin that fills the space between the device formation face of the semiconductor chip and the one of the faces of the substrate. The resin includes: a first resin that is formed in a formation region of bumps placed on the outermost circumference of the bumps, and is formed inside the formation region, and a second resin that is formed outside the first resin. The thermal expansion coefficient of the substrate is higher than the thermal expansion coefficient of the first resin. The thermal expansion coefficient of the second resin is higher than the thermal expansion coefficient of the first resin.
    Type: Application
    Filed: October 14, 2010
    Publication date: April 14, 2011
    Applicant: RENESAS ELECTRONICS CORPORATION
    Inventors: Kenji SAKATA, Tsuyoshi KIDA
  • Publication number: 20110084385
    Abstract: A semiconductor device includes a plurality of core chips and an interface chip that controls the core chips. Each of the core chips and the interface chip includes plural through silicon vias that penetrate a semiconductor substrate and plural pads respectively connected to the through silicon vias. The through silicon vias include a through silicon via of a power source system to which a power source potential or a ground potential is supplied, and a through silicon via of a signal system to which various signals are supplied. Among the pads, at least an size of a pad connected to the through silicon via of the power source system is larger than a size of a pad connected to the through silicon via of the signal system. Therefore, a larger parasitic capacitance can be secured.
    Type: Application
    Filed: October 7, 2010
    Publication date: April 14, 2011
    Applicant: Elpida Memeory, Inc.
    Inventors: Satoshi Itaya, Kayoko Shibata, Shoji Azuma, Akira Ide
  • Publication number: 20110084386
    Abstract: A semiconductor device has a semiconductor die with a die bump pad. A substrate has a conductive trace with an interconnect site. A conductive bump material is deposited on the interconnect site or die bump pad. The semiconductor die is mounted over the substrate so that the bump material is disposed between the die bump pad and interconnect site. The bump material is reflowed without a solder mask around the die bump pad or interconnect site to form an interconnect structure between the die and substrate. The bump material is self-confined within the die bump pad or interconnect site. The volume of bump material is selected so that a surface tension maintains self-confinement of the bump material substantially within a footprint of the die bump pad and interconnect site. The interconnect structure can have a fusible portion and non-fusible portion. An encapsulant is deposited between the die and substrate.
    Type: Application
    Filed: December 15, 2010
    Publication date: April 14, 2011
    Applicant: STATS CHIPPAC, LTD.
    Inventor: Rajendra D. Pendse
  • Publication number: 20110084387
    Abstract: Methods, techniques, and structures relating to die packaging. In one exemplary implementation, a die package interconnect structure includes a semiconductor substrate and a first conducting layer in contact with the semiconductor substrate. The first conducting layer may include a base layer metal. The base layer metal may include Cu. The exemplary implementation may also include a diffusion barrier in contact with the first conducting layer and a wetting layer on top of the diffusion barrier. A bump layer may reside on top of the wetting layer, in which the bump layer may include Sn, and Sn may be electroplated. The diffusion barrier may be electroless and may be adapted to prevent Cu and Sn from diffusing through the diffusion barrier. Furthermore, the diffusion barrier may be further adapted to suppress a whisker-type formation in the bump layer.
    Type: Application
    Filed: December 20, 2010
    Publication date: April 14, 2011
    Inventors: Valery M. Dubin, Sridhar Balakrishnan, Mark Bohr
  • Publication number: 20110084388
    Abstract: Electronic devices and methods for fabricating electronic devices are described. One method includes providing a substrate with a die attach area, and forming a layer on the substrate outside of the die attach area. The layer may be formed from a fluoropolymer material. The method also includes coupling a die to the substrate in the die attach area, wherein a gap remains between the die and the die attach area. The method also includes placing an underfill material in the gap and adjacent to the layer on the substrate. Examples of fluoropolymer materials which may be used include polytetrafluoroethylene (PTFE) and perfluoroalkoxy polymer resin (PFA). Other embodiments are described and claimed.
    Type: Application
    Filed: December 20, 2010
    Publication date: April 14, 2011
    Inventors: Shripad GOKHALE, Kathy Wei YAN, Bijay S. SAHA, Samir PANDEY, Ngoc K. DANG, Munehiro TOYAMA
  • Publication number: 20110084389
    Abstract: The present invention relates to a semiconductor device. The semiconductor device includes a substrate and a chip. The chip is electrically connected to the substrate. The chip includes a chip body, at least one chip pad, a first passivation, an under ball metal layer and at least one metal pillar structure. The chip pad is disposed adjacent to an active surface of the chip body. The first passivation is disposed adjacent to the active surface, and exposes part of the chip pad. The under ball metal layer is disposed adjacent to the chip pad. The metal pillar structure contacts the under ball metal layer to form a first contact surface having a first diameter. The metal pillar structure is electrically connected to a substrate pad of the substrate to form a second contact surface having a second diameter. The ratio of the first diameter to the second diameter is between 0.7 and 1.0.
    Type: Application
    Filed: May 28, 2010
    Publication date: April 14, 2011
    Inventors: Jian-Wen Lo, Chien-Fan Chen