Patents Issued in May 27, 2014
-
Patent number: 8735990Abstract: The embodiments of the invention provide a structure and method for a rad-hard FinFET or mesa. More specifically, a semiconductor structure is provided having at least one fin or mesa comprising a channel region on an isolation region. A doped substrate region is also provided below the fin, wherein the doped substrate region has a first polarity opposite a second polarity of the channel region. The isolation region contacts the doped substrate region. The structure further includes a gate electrode covering the channel region and at least a portion of the isolation region. The gate electrode comprises a lower portion below the channel region of the fin, wherein the lower portion of the gate electrode comprises a height that is at least one-half of a thickness of the fin.Type: GrantFiled: February 28, 2007Date of Patent: May 27, 2014Assignee: International Business Machines CorporationInventors: Brent A. Anderson, Robert H. Dennard, Mark C. Hakey, Edward J. Nowak
-
Patent number: 8735991Abstract: A semiconductor device with an isolation feature is disclosed. The semiconductor device includes a plurality of gate structures disposed on a semiconductor substrate, a plurality of gate sidewall spacers of a dielectric material formed on respective sidewalls of the plurality of gate structures, an interlayer dielectric (ILD) disposed on the semiconductor substrate and the gate structures, an isolation feature embedded in the semiconductor substrate and extended to the ILD and a sidewall spacer of the dielectric material disposed on sidewalls of extended portion of the isolation feature.Type: GrantFiled: December 1, 2011Date of Patent: May 27, 2014Assignee: Taiwan Semiconductor Manufacturing Company, Ltd.Inventors: Ming-Feng Shieh, Chang-Yun Chang, Hsin-Chih Chen
-
Patent number: 8735992Abstract: A power switch with active snubber. In accordance with a first embodiment, an electronic circuit includes a first power semiconductor device and a second power semiconductor device coupled to the first power semiconductor device. The second power semiconductor device is configured to oppose ringing of the first power semiconductor device.Type: GrantFiled: July 1, 2010Date of Patent: May 27, 2014Assignee: Vishay-SiliconixInventor: Kyle Terrill
-
Patent number: 8735993Abstract: A semiconductor device may include body contacts on a finFET device for ESD protection. The semiconductor device comprises a semiconductor fin, a source/drain region and a body contact. The source/drain region and the body contact are in the semiconductor fin. A portion of the fin is laterally between the source/drain region and the body contact. The semiconductor fin is on a substrate.Type: GrantFiled: January 31, 2012Date of Patent: May 27, 2014Assignee: Taiwan Semiconductor Manufacturing Company, Ltd.Inventors: Ching-Hsiung Lo, Jam-Wem Lee, Wun-Jie Lin, Jen-Chou Tseng
-
Patent number: 8735994Abstract: The present disclosure provides a semiconductor device. The semiconductor device includes an electrical-free dummy gate formed over a substrate. The dummy gate has an elongate shape and is oriented along a first direction. The semiconductor device includes a first functional gate formed over the substrate. The first functional gate has an elongate shape and is oriented along the first direction. The first functional gate is separated from the dummy gate in a second direction perpendicular to the first direction. A first conductive contact is formed on the first functional gate. The semiconductor device includes a second functional gate formed over the substrate. The second functional gate has an elongate shape and is oriented along the first direction. The second functional gate is aligned with and physically separated from the dummy gate in the first direction. A second conductive contact is formed on the second functional gate.Type: GrantFiled: March 27, 2012Date of Patent: May 27, 2014Assignee: Taiwan Semiconductor Manufacturing Company, Ltd.Inventors: Chia-Chu Liu, Kuei Shun Chen, Chiang Mu-Chi
-
Patent number: 8735995Abstract: A first gate level feature forms gate electrodes of a first transistor of a first transistor type and a first transistor of a second transistor type. A second gate level feature forms a gate electrode of a second transistor of the first transistor type. A third gate level feature forms a gate electrode of a second transistor of the second transistor type. The gate electrodes of the second transistors of the first and second transistor types are electrically connected to each other. The gate electrodes of the second transistors of the first and second transistor types are positioned on opposite sides of a gate electrode track along which the gate electrodes of the first transistors of the first and second transistor types are positioned.Type: GrantFiled: March 15, 2013Date of Patent: May 27, 2014Assignee: Tela Innovations, Inc.Inventors: Scott T. Becker, Jim Mali, Carole Lambert
-
Patent number: 8735996Abstract: A semiconductor structure is provided. The structure includes a semiconductor substrate of a semiconductor material and a gate dielectric having a high dielectric constant dielectric layer with a dielectric constant greater than silicon. The gate dielectric is located on the semiconductor substrate. A gate electrode abuts the gate dielectric. The gate electrodes includes a lower metal layer abutting the gate dielectric, a scavenging metal layer abutting the lower metal layer, an upper metal layer abutting the scavenging metal layer, and a silicon layer abutting the upper metal layer. The scavenging metal layer reduces an oxidized layer at an interface between the upper metal layer and the silicon layer responsive to annealing.Type: GrantFiled: July 12, 2012Date of Patent: May 27, 2014Assignees: International Business Machines Corporation, Globalfoundries Inc.Inventors: Takashi Ando, Unoh Kwon, Vijay Narayanan, James K. Schaeffer
-
Patent number: 8735997Abstract: A transistor structure that improves ESD withstand voltages is offered. A high impurity concentration drain layer is formed in a surface of an intermediate impurity concentration drain layer at a location separated from a drain-side end of a gate electrode. And a P-type impurity layer is formed in a surface of a substrate between the gate electrode and the high impurity concentration drain layer so as to surround the high impurity concentration drain layer. When a parasitic bipolar transistor is turned on by an abnormal surge, electrons travel from a source electrode to a drain electrode. Here, electrons travel dispersed in the manner to avoid a vicinity X of the surface of the substrate and travel through a deeper path to the drain electrode as indicated by arrows in FIG. 4.Type: GrantFiled: September 17, 2007Date of Patent: May 27, 2014Assignee: Semiconductor Components Industries, LLCInventors: Toshihiro Hachiyanagi, Masafumi Uehara, Katsuyoshi Anzai
-
Patent number: 8735998Abstract: A transistor includes: a control electrode; an active layer facing the control electrode; a first electrode and a second electrode electrically connected to the active layer; and an insulating layer provided between the control electrode and the active layer, the insulating layer containing diallyl isophthalate resin.Type: GrantFiled: August 14, 2012Date of Patent: May 27, 2014Assignee: Sony CorporationInventors: Yui Ishii, Toshio Fukuda
-
Patent number: 8735999Abstract: In one embodiment, a semiconductor device includes a substrate, and a gate electrode provided on the substrate via a gate insulator. The device further includes a source region of a first conductivity type and a drain region of a second conductivity type provided in the substrate to sandwich the gate electrode, and a channel region provided between the source and drain regions in the substrate. The gate insulator includes a first insulator portion having a first edge which is positioned on the source region and is parallel to a channel-width direction, and a second edge which is positioned on the channel or source region and is parallel to the channel-width direction, and having a first thickness. The gate insulator further includes a second insulator portion positioned on a drain region side with respect to the first insulator portion, and having a second thickness greater than the first thickness.Type: GrantFiled: January 23, 2012Date of Patent: May 27, 2014Assignee: Kabushiki Kaisha ToshibaInventor: Tatsuya Ohguro
-
Patent number: 8736000Abstract: A microfabricated capacitive chemical sensor can be used as an autonomous chemical sensor or as an analyte-sensitive chemical preconcentrator in a larger microanalytical system. The capacitive chemical sensor detects changes in sensing film dielectric properties, such as the dielectric constant, conductivity, or dimensionality. These changes result from the interaction of a target analyte with the sensing film. This capability provides a low-power, self-heating chemical sensor suitable for remote and unattended sensing applications. The capacitive chemical sensor also enables a smart, analyte-sensitive chemical preconcentrator. After sorption of the sample by the sensing film, the film can be rapidly heated to release the sample for further analysis. Therefore, the capacitive chemical sensor can optimize the sample collection time prior to release to enable the rapid and accurate analysis of analytes by a microanalytical system.Type: GrantFiled: October 19, 2006Date of Patent: May 27, 2014Assignee: Sandia CorporationInventors: Ronald P. Manginell, Matthew W. Moorman, David R. Wheeler
-
Patent number: 8736001Abstract: A fingerprint sensor may include a substrate, and a finger sensing IC on the substrate and including a finger sensing area on an upper surface thereof for sensing an adjacent finger. The fingerprint sensor may include an encapsulating material on the finger sensing IC and covering the finger sensing area, and a bezel adjacent the finger sensing area and on an uppermost surface of the encapsulating layer.Type: GrantFiled: June 17, 2011Date of Patent: May 27, 2014Assignee: Authentec, Inc.Inventors: Matthew Salatino, Anthony Iantosca
-
Patent number: 8736002Abstract: The sensor assembly comprises a substrate (1), such as a flexible printed circuit board, and a sensor chip (2) flip-chip mounted to the substrate (1), with a first side (3) of the sensor chip (2) facing the substrate (1). A sensing area (4) and contact pads (5) are integrated on the first side (3) of the sensor chip (2). Underfill (18) and/or solder flux is arranged between the sensor chip (2) and the substrate (1). The sensor chip (2) extends over an edge (12) of the substrate (1), with the edge (12) of the substrate (1) extending between the contact pads (5) and the sensing area (4) over the whole sensor chip (2). A dam (16) can be provided along the edge (12) of the substrate (1) for even better separation of the underfill (18) and the sensing area (4). This de sign allows for a simple alignment of the sensor chip on the substrate (1) and prevents underfill (18) from covering the sensing area (4).Type: GrantFiled: November 18, 2009Date of Patent: May 27, 2014Assignee: Sensirion AGInventors: Markus Graf, Werner Hunziker, Franziska Brem, Felix Mayer
-
Patent number: 8736003Abstract: A Hall effect transducer in a semiconductor wafer comprises a first layer of semiconducting material, a second layer of semiconducting material, and a contact structure configured to provide a path for electrical current to pass through the second layer. The second layer has higher electron hole mobility than the first layer, and is epitaxially grown atop the first layer.Type: GrantFiled: December 18, 2009Date of Patent: May 27, 2014Assignee: Allegro Microsystems, LLCInventors: David Erie, Noel Hoilien, Steven Kosier
-
Patent number: 8736004Abstract: Reading margin is improved in a MTJ designed for MRAM applications by employing a pinned layer with an AP2/Ru/AP1 configuration wherein the AP1 layer is a CoFeB/CoFe composite and by forming a MgO tunnel barrier adjacent to the CoFe AP1 layer by a sequence that involves depositing and oxidizing a first Mg layer with a radical oxidation (ROX) process, depositing and oxidizing a second Mg layer with a ROX method, and depositing a third Mg layer on the oxidized second Mg layer. The third Mg layer becomes oxidized during a subsequent anneal. MTJ performance may be further improved by selecting a composite free layer having a Fe/NiFeHf or CoFe/Fe/NiFeHf configuration where the NiFeHf layer adjoins a capping layer in a bottom spin valve configuration. As a result, read margin is optimized simultaneously with improved MR ratio, a reduction in bit line switching current, and a lower number of shorted bits.Type: GrantFiled: July 15, 2013Date of Patent: May 27, 2014Assignee: Headway Technologies, Inc.Inventors: Wei Cao, Witold Kula, Chyu-Jiuh Torng
-
Patent number: 8736005Abstract: In a photoelectric conversion device capable of adding signals of photoelectric conversion elements included in each of photoelectric conversion units, each of the photoelectric conversion elements includes a first semiconductor region of a first conductivity type for collecting a signal charge, a second semiconductor region of a second conductivity type is arranged between the photoelectric conversion elements arranged adjacent to each other and included in the photoelectric conversion unit, and a third semiconductor region of the second conductivity type is arranged between the photoelectric conversion elements arranged adjacent to each other among the plurality of photoelectric conversion elements and included in different photoelectric conversion units arranged adjacent to each other. An impurity concentration of the second semiconductor region is lower than an impurity concentration of the third semiconductor region.Type: GrantFiled: September 27, 2012Date of Patent: May 27, 2014Assignee: Canon Kabushiki KaishaInventors: Masahiro Kobayashi, Takafumi Kishi, Yuichiro Yamashita
-
Patent number: 8736006Abstract: Disclosed is a method of fabricating an image sensor device, such as a BSI image sensor, and so-fabricated image sensor, in which undesired neutralization of charges in BARC layers caused by opposite charges in metal shield grounds is prevented to reduce dark current and enhance device performance. The image sensor comprises a substrate having a plurality of radiation sensors formed adjacent its front surface, a first insulation layer formed over the back surface of the substrate, a BARC layer formed over the first insulation layer, a metal grid disposed over the BARC layer, one or more metal grounds extending from the metal ground into the substrate for grounding purpose, and a sidewall insulating layer disposed between the sidewall of each metal ground and the surrounding BARC layer. The sidewall insulating layer electrically insulates the metal grounds from the surrounding BARC layer.Type: GrantFiled: March 14, 2013Date of Patent: May 27, 2014Assignee: Taiwan Semiconductor Manufacturing Company, Ltd.Inventors: Shuang-Ji Tsai, Dun-Nian Yaung, Jen-Cheng Liu, Feng-Chi Hung, Jeng-Shyan Lin, Chun-Chieh Chuang, Min-Feng Kao
-
Patent number: 8736007Abstract: A method and device is disclosed for reducing noise in CMOS image sensors. An improved CMOS image sensor includes a light sensing structure surrounded by a support feature section. An active section of the light sensing structure is covered by no more than optically transparent materials. A light blocking portion includes an opaque layer or a black light filter layer in conjunction with an opaque layer, covering the support feature section. The light blocking portion may also cover a peripheral portion of the light sensing structure. The method for forming the CMOS image sensors includes using film patterning and etching processes to selectively form the opaque layer and the black light filter layer where the light blocking portion is desired, but not over the active section. The method also provides for forming microlenses over the photosensors in the active section.Type: GrantFiled: September 21, 2012Date of Patent: May 27, 2014Assignee: Taiwan Semiconductor Manufacturing Co., Ltd.Inventors: Tien-Chi Wu, Tsung-Yi Lin
-
Patent number: 8736008Abstract: Photodiode arrays and methods of fabrication are provided. One photodiode array includes a silicon wafer having a first surface and an opposite second surface and a plurality of conductive vias through the silicon wafer. The photodiode array further includes a patterned doped epitaxial layer on the first surface, wherein the patterned doped epitaxial layer and the substrate form a plurality of diode junctions. A patterned etching defines an array of the diode junctions.Type: GrantFiled: January 4, 2012Date of Patent: May 27, 2014Assignee: General Electric CompanyInventors: Abdelaziz Ikhlef, Wen Li
-
Patent number: 8736009Abstract: The image sensor includes a substrate, an insulating structure formed on a first surface of the substrate and including a first metal wiring layer exposed by a contact hole penetrating the substrate, a conductive spacer formed on sidewalls of the contact hole and electrically connected to the first metal wiring layer, and a pad formed on a second surface of the substrate and electrically connected to the first metal wiring layer.Type: GrantFiled: March 15, 2013Date of Patent: May 27, 2014Assignee: Samsung Electronics Co., Ltd.Inventors: Byung Jun Park, Yong Woo Lee, Chang Rok Moon
-
Patent number: 8736010Abstract: A pyroelectric detector includes a pyroelectric detection element, a support member, and a support part. The pyroelectric detection element has a capacitor including a first electrode, a second electrode, and a pyroelectric body disposed between the first and second electrodes, and a first reducing gas barrier layer that protects the capacitor from reducing gas. The support member includes first and second sides with the pyroelectric detection element being mounted on the first side and the second side facing a cavity. The support member has a mounting member on which the capacitor is mounted and an arm member linked to the mounting member. The support part supports a portion of the support member. An outer peripheral edge of the first reducing gas barrier layer is disposed between and spaced apart from an outer peripheral edge of the mounting member and an outer peripheral edge of the capacitor in plan view.Type: GrantFiled: June 23, 2011Date of Patent: May 27, 2014Assignee: Seiko Epson CorporationInventor: Takafumi Noda
-
Patent number: 8736011Abstract: A matrix with at least one embedded array of nanowires and method thereof. The matrix includes nanowires and one or more fill materials located between the nanowires. Each of the nanowires including a first end and a second end. The nanowires are substantially parallel to each other and are fixed in position relative to each other by the one or more fill materials. Each of the one or more fill materials is associated with a thermal conductivity less than 50 Watts per meter per degree Kelvin. And, the matrix is associated with at least a sublimation temperature and a melting temperature, the sublimation temperature and the melting temperature each being above 350° C.Type: GrantFiled: December 1, 2011Date of Patent: May 27, 2014Assignee: Alphabet Energy, Inc.Inventors: Mingqiang Yi, Gabriel A. Matus, Matthew L. Scullin, Chii Guang Lee, Sylvain Muckenhirn
-
Patent number: 8736012Abstract: A trenched semiconductor structure comprises a semiconductor substrate, an epitaxial layer, an ion implantation layer, a termination region dielectric layer, an active region dielectric layer, and a first polysilicon layer. The epitaxial layer doped with impurities of a first conductive type is formed on the semiconductor substrate. A plurality of active region trenches and a termination region trench are formed in the epitaxial layer. The ion implantation layer is formed in the active region trenches by doping impurities of a second conductive type. The termination region dielectric layer covers the termination region trench. The active region dielectric layer covers the ion implantation region. The first polysilicon layer covers the active region dielectric layer and fills the active region trenches. The depth of the termination region trench is greater than that of the active region trenches and close to that of the depletion region under reverse breakdown.Type: GrantFiled: January 9, 2013Date of Patent: May 27, 2014Assignee: Taiwan Semiconductor Co., Ltd.Inventors: Chao-Hsin Huang, Chih-Chiang Chuang
-
Patent number: 8736013Abstract: In one general aspect, an apparatus includes a metal or metal silicide contact layer disposed on an n-well region of a semiconductor substrate to form a primary Schottky diode. The apparatus includes a p-well guard ring region of the semiconductor substrate abutting the primary Schottky diode. The metal silicide contact layer has a perimeter portion extending over the p-well guard ring region of the semiconductor substrate and the p-well guard ring region has a doping level establishing a work function difference relative to the perimeter portion of the metal silicide contact layer to form a guard ring Schottky diode. The guard ring Schottky diode is in series with a p-n junction interface of the p-well region and the n-well region and the guard ring Schottky diode has a polarity opposite to that of the primary Schottky diode.Type: GrantFiled: April 19, 2012Date of Patent: May 27, 2014Assignee: Fairchild Semiconductor CorporationInventors: Chris Nassar, Dan Hahn, Sunglyong Kim, Jongjib Kim
-
Patent number: 8736014Abstract: A semiconductor device and method for making such that provides improved mechanical strength is disclosed. The semiconductor device comprises a semiconductor substrate; an adhesion layer disposed over the semiconductor substrate; and a porous low-k film disposed over the semiconductor substrate, wherein the porous low-k film comprises a porogen and a composite bonding structure including at least one Si—O—Si bonding group and at least one bridging organic functional group.Type: GrantFiled: November 14, 2008Date of Patent: May 27, 2014Assignee: Taiwan Semiconductor Manufacturing Company, Ltd.Inventors: Bo-Jiun Lin, Ching-Yu Lo, Hai-Ching Chen, Tien-I Bao, Chen-Hua Yu
-
Patent number: 8736015Abstract: An embodiment is an integrated circuit (IC) structure. The structure comprises a deep n well in a substrate, a first pickup device in the deep n well, a first signal device in the deep n well, a dissipation device in the substrate, a second signal device in the substrate, a first electrical path between the first pickup device and the dissipation device, and a second electrical path between the first signal device and the second signal device. The dissipation device is outside of the deep n well, and the second signal device is outside of the deep n well. A highest point of the first electrical path is lower than a highest point of the second electrical path.Type: GrantFiled: September 27, 2011Date of Patent: May 27, 2014Assignee: Taiwan Semiconductor Manufacturing Company, Ltd.Inventors: Yao-Jen Tsai, Chih-Fu Chang, Chih-Kang Chuang, Yee-Ren Wuang, David Yen, Yuan-Jen Liao, Shih-Che Fang, Hung-Che Hsueh, Chih Mou Huang
-
Patent number: 8736016Abstract: An isolation trench having localized stressors is provided. In accordance with embodiments of the present invention, a trench is formed in a substrate and partially filled with a dielectric material. In an embodiment, the trench is filled with a dielectric layer and a planarization step is performed to planarize the surface with the surface of the substrate. The dielectric material is then recessed below the surface of the substrate. In the recessed portion of the trench, the dielectric material may remain along the sidewalls or the dielectric material may be removed along the sidewalls. A stress film, either tensile or compressive, may then be formed over the dielectric material within the recessed portion. The stress film may also extend over a transistor or other semiconductor structure.Type: GrantFiled: June 7, 2007Date of Patent: May 27, 2014Assignee: Taiwan Semiconductor Manufacturing Company, Ltd.Inventors: Mong-Song Liang, Tze-Liang Lee, Kuo-Tai Huang, Chao-Cheng Chen, Hao-Ming Lien, Chih-Tang Peng
-
Patent number: 8736017Abstract: A semiconductor device includes a substrate including a trench, a buried gate filling a part of the trench, an inter-layer dielectric layer formed on the buried gate to gap-fill the rest of the trench, and a protection layer covering substantially an entire surface of the substrate including the inter-layer dielectric layer.Type: GrantFiled: June 29, 2009Date of Patent: May 27, 2014Assignee: SK Hynix Inc.Inventors: Se-Aug Jang, Hong-Seon Yang, Ja-Chun Ku, Seung-Ryong Lee
-
Patent number: 8736018Abstract: A semiconductor device comprises a top surface having a first contact, a bottom surface having a second contact, a via hole penetrating a substrate, an insulation layer structure on a sidewall of the via hole, the insulation layer structure having an air gap therein, a through electrode having an upper surface and a lower surface on the insulation layer structure, the through electrode filling the via hole and the lower surface being the second contact, and a metal wiring electrically connected to the upper surface of the through electrode and electrically connected to the first contact.Type: GrantFiled: December 8, 2011Date of Patent: May 27, 2014Assignee: Samsung Electronics Co., Ltd.Inventors: Kyoung-Hee Kim, Gil-Heyun Choi, Kyu-Hee Han, Byung-Lyul Park, Byung-Hee Kim, Sang-Hoon Ahn, Kwang-Jin Moon
-
Patent number: 8736019Abstract: A semiconductor device includes unlined and sealed trenches and methods for forming the unlined and sealed trenches. More particularly, a superjunction semiconductor device includes unlined, and sealed trenches. The trench has sidewalls formed of the semiconductor material. The trench is sealed with a sealing material such that the trench is air-tight. First and second regions are separated by the trench. The first region may include a superjunction Schottky diode or MOSFET. In an alternative embodiment, a plurality of regions are separated by a plurality of unlined and sealed trenches.Type: GrantFiled: April 21, 2011Date of Patent: May 27, 2014Assignee: Icemos Technology Ltd.Inventors: Samuel Anderson, Koon Chong So
-
Patent number: 8736020Abstract: An electronic anti-fuse structure, the structure including an Mx level comprising a first Mx metal and a second Mx metal, a dielectric layer located above the Mx level, an Mx+1 level located above the dielectric layer; and a metallic element in the dielectric layer and positioned between the first Mx metal and the second Mx metal, wherein the metallic element is insulated from both the first Mx metal and the second Mx metal.Type: GrantFiled: September 10, 2012Date of Patent: May 27, 2014Assignee: International Business Machines CorporationInventors: Junjing Bao, Griselda Bonilla, Samuel S. Choi, Ronald G. Filippi, Naftali Eliahu Lustig, Andrew H. Simon
-
Patent number: 8736021Abstract: In an integrated circuit an inductor metal layer is provided separately to the top metal layer, which includes the power and signal routing metal lines. Consequently, high performance inductors can be provided, for instance by using a moderately high metal thickness substantially without requiring significant modifications of the remaining metallization system.Type: GrantFiled: May 15, 2009Date of Patent: May 27, 2014Assignee: X-FAB Semiconductor Foundries AGInventors: Tsui Ping Chu, Hyung Sun Yook, Poh Ching Sim
-
Patent number: 8736022Abstract: A semiconductor device has a semiconductor chip, an internal circuit region arranged on an inner side of the semiconductor chip, and a bonding pad region arranged adjacently to the internal circuit region. A diode-type ESD protection circuit is formed of a junction between a first conductivity type diffusion layer for fixing a substrate potential of the semiconductor chip and a pair of second conductivity type diffusion layers arranged on an inner side of the first conductivity type diffusion layer. The first conductivity type diffusion layer is arranged on an entire peripheral region or a part of the peripheral region of the semiconductor chip with the peripheral region being outside of the internal circuit region and the bonding pad region. One of the pair of second conductivity type diffusion layers comprising a diffusion layer for breakdown adjustment at a junction portion with the first conductivity type diffusion layer.Type: GrantFiled: February 11, 2009Date of Patent: May 27, 2014Assignee: Seiko Instruments Inc.Inventor: Yuichiro Kitajima
-
Patent number: 8736023Abstract: A method for forming a field effect transistor (FET) device includes forming a dielectric layer on a substrate, forming a first metal layer on the dielectric layer, removing a portion of the first metal layer to expose a portion of the dielectric layer, forming a second metal layer on the dielectric layer and the first metal layer, and removing a portion of the first metal layer and the second metal layer to define a boundary region between a first FET device and a second FET device.Type: GrantFiled: February 25, 2013Date of Patent: May 27, 2014Assignee: International Business Machines CorporationInventors: Dechao Guo, Shu-Jen Han, Chung-Hsun Lin, Yanfeng Wang
-
Patent number: 8736024Abstract: There is provided a semiconductive ceramic sintered compact that has a conductivity high enough to attain static electricity removal and antistatic purposes and, at the same time, has excellent mechanical properties or stability over time. The semiconductive ceramic sintered compact includes a main phase and a conductive phase, wherein the main phase is a ceramic sintered phase including Al2O3 particles, the area ratio of the conductive phase to the main phase is 0% (exclusive) to 10% (inclusive), and the conductive phase includes two or more metals selected from Mn (manganese), Fe (iron), and Ti (titanium) and has a composition meeting a relation of Mn/(Ti+Mn+Fe)>0.08 or Mn/Ti>0.15.Type: GrantFiled: November 30, 2012Date of Patent: May 27, 2014Assignee: Toto Ltd.Inventors: Shogo Shimada, Yasutaka Ushijima, Atsushi Teramoto
-
Patent number: 8736025Abstract: An object of the present invention is to address the problems described herein and to provide a III-nitride semiconductor epitaxial substrate, a III-nitride semiconductor element, and a III-nitride semiconductor freestanding substrate, which have good crystallinity, not only with AlGaN, GaN, or GaInN, the growth temperature of which is at or below 1050° C., but also with AlxGa1-xN, the growth temperature of which is high and which has a high Al composition, as well as a III-nitride semiconductor growth substrate for fabricating these and a method for efficiently fabricating these. The invention is characterized by being equipped with: a crystal growth substrate, at least the surface portion of which substrate includes a III-nitride semiconductor containing Al; and a single metallic layer formed on the surface portion, the single metallic layer being made from Zr or Hf.Type: GrantFiled: December 25, 2009Date of Patent: May 27, 2014Assignees: Dowa Electroncs Materials Co., Ltd., Dowa Holdings Co., Ltd.Inventors: Ryuichi Toba, Masahito Miyashita, Tatsunori Toyota
-
Patent number: 8736026Abstract: The present invention relates to a method of generating a hole or recess or well in an electrically insulating or semiconducting substrate, and to a hole or recess or well in a substrate generated by this method. The invention also relates to an array of holes or recesses or wells in a substrate generated by the method. The invention also relates to a device for performing the method according to the present invention.Type: GrantFiled: March 1, 2010Date of Patent: May 27, 2014Assignee: picoDrill SAInventors: Christian Schmidt, Leander Dittmann
-
Patent number: 8736027Abstract: A semiconductor device includes: a semiconductor substrate that includes a semiconductor; an electrode layer formed on a first surface side inside the semiconductor substrate; a frame layer laminated on the first surface of the semiconductor substrate; a conductor layer formed in an aperture portion formed by processing the semiconductor substrate and the frame layer in such a manner as to expose the electrode layer on the first surface of the semiconductor substrate; a vertical hole formed through the semiconductor substrate from a second surface of the semiconductor substrate to the conductor layer; and a wiring layer that is electrically connected to the electrode layer via the conductor layer at an end portion of the vertical hole, and that extends to the second surface of the semiconductor substrate.Type: GrantFiled: March 5, 2012Date of Patent: May 27, 2014Assignee: Sony CorporationInventor: Masaya Nagata
-
Patent number: 8736028Abstract: The present invention relates to methods for forming through-wafer interconnects in semiconductor substrates and the resulting structures. In one embodiment, a method for forming a through-wafer interconnect includes providing a substrate having a pad on a surface thereof, depositing a passivation layer over the pad and the surface of the substrate, and forming an aperture through the passivation layer and the pad using a substantially continuous process. An insulative layer is deposited in the aperture followed by a conductive layer and a conductive fill. In another embodiment of the invention, a semiconductor device is formed including a first interconnect structure that extends through a conductive pad and is electrically coupled with the conductive pad while a second interconnect structure is formed through another conductive pad while being electrically isolated therefrom. Semiconductor devices and assemblies produced with the methods are also disclosed.Type: GrantFiled: March 22, 2013Date of Patent: May 27, 2014Assignee: Micron Technology, Inc.Inventor: Mark E. Tuttle
-
Patent number: 8736029Abstract: A semiconductor apparatus includes a semiconductor substrate. The semiconductor substrate includes an active region in which a semiconductor device is formed, and a peripheral region which is located between the active region and an edge surface of the semiconductor substrate. A first insulating layer including conductive particles is formed above at least a part of the peripheral region. By constructing the semiconductor apparatus in this manner, generation of a high electric field in the peripheral region can be suppressed. Therefore, voltage endurance characteristics of the semiconductor apparatus can be improved.Type: GrantFiled: July 18, 2012Date of Patent: May 27, 2014Assignee: Toyota Jidosha Kabushiki KaishaInventor: Keigo Sato
-
Patent number: 8736030Abstract: A quad flat non-leaded (QFN) package structure with an electromagnetic interference (EMI) shielding function is proposed, including: a lead frame having a die pad, a plurality of supporting portions connecting to the die pad and a plurality of leads disposed around the periphery of the die pad without connecting to the die pad; a chip mounted on the die pad; bonding wires electrically connecting the chip and the leads; an encapsulant for encapsulating the chip, the bonding wires and the lead frame and exposing the side and bottom surfaces of the leads and the bottom surface of the die pad; and a shielding film disposed on the top and side surfaces of the encapsulant and electrically connecting to the supporting portions for shielding from EMI. A method of fabricating the package structure as described above is further proposed.Type: GrantFiled: April 28, 2010Date of Patent: May 27, 2014Assignee: Siliconware Precision Industries Co., Ltd.Inventors: Chin-Tsai Yao, Chien-Ping Huang, Chun-Chi Ke
-
Patent number: 8736031Abstract: There is provided a semiconductor package, and more particularly, a semiconductor package including an antenna embedded in an inner portion thereof. The semiconductor package includes: a semiconductor chip; a main antenna disposed to be adjacent to the semiconductor chip and electrically connected thereto; a sealing part sealing both of the semiconductor chip and the main antenna; and an auxiliary antenna formed on an outer surface of the sealing part and coupled to the main antenna.Type: GrantFiled: September 23, 2011Date of Patent: May 27, 2014Assignee: Samsung Electro-Mechanics Co., Ltd.Inventors: Jung Aun Lee, Myeong Woo Han, Do Jae Yoo, Chul Gyun Park
-
Patent number: 8736032Abstract: A semiconductor device, a semiconductor package, and an electronic device are provided. The electronic device includes a first semiconductor package disposed on a circuit substrate. A second semiconductor package is provided on the circuit substrate and spaced apart from the first semiconductor package. An insulating electromagnetic shielding structure is provided on the top and the lateral surfaces of the first semiconductor package. A conductive electromagnetic shielding structure is provided on the circuit substrate to cover the first and second semiconductor packages and the insulating electromagnetic shielding structure.Type: GrantFiled: April 2, 2012Date of Patent: May 27, 2014Assignee: SAMSUNG Electronics Co., Ltd.Inventors: Yong-Hoon Kim, In-Ho Choi, Keung-Beum Kim
-
Patent number: 8736033Abstract: An embedded-electronic-device package includes a core layer, an electronic device, a first dielectric layer, a second dielectric layer, a shielding-metal layer and conductive vias. The core layer includes a first surface, a second surface opposite to the second surface and a cavity penetrating the core layer. The electronic device is disposed in the cavity including an inner surface. The first dielectric layer disposed on the first surface is filled in part of the cavity and covers part of the electronic device. The second dielectric layer disposed on the second surface is filled in rest of the cavity, covers rest of the electronic device. The first and second dielectric layers cover the electronic device. The shielding-metal layer covers the inner surface. The conductive vias are respectively disposed in the first and second dielectric layers and extended respectively from outer surfaces of the first and second dielectric layers to the shielding-metal layer.Type: GrantFiled: March 13, 2013Date of Patent: May 27, 2014Assignee: Unimicron Technology Corp.Inventors: Yu-Chen Chuo, Wei-Ming Cheng
-
Patent number: 8736034Abstract: A lead-frame circuit package comprises a die and a substrate located thereon to route radio frequency signals to/from the die. The package preferably comprises an exposed pad on the die to receive a power amplifier device wherein the substrate is used to provide high-Q elements such as RF chokes on signal paths to/from the power amplifier device. In this manner, the design benefits from the power capabilities and improved grounding of a lead-frame conductor, whilst also achieving the routeing capabilities and small scale advantages provided by a multi-layer printed circuit substrate.Type: GrantFiled: February 24, 2005Date of Patent: May 27, 2014Assignee: Freescale Semiconductor, Inc.Inventors: Gilles Montoriol, Jr., Thierry Delaunay, Frederic Tilhac
-
Patent number: 8736035Abstract: A semiconductor package includes a first package substrate, a first semiconductor chip disposed on the first package substrate, the semiconductor chip including first through hole vias, and a chip package disposed on the first semiconductor chip, the chip package including a second package substrate and a second semiconductor chip disposed on the second package substrate, wherein a first conductive terminal is disposed on a first surface of the semiconductor chip and a second conductive terminal is disposed on a first surface of the second package substrate, the first conductive terminal disposed on the second conductive terminal.Type: GrantFiled: March 5, 2013Date of Patent: May 27, 2014Assignee: Samsung Electronics Co. Ltd.Inventors: Tae-Joo Hwang, Tae-gyeong Chung, Eun-chul Ahn
-
Patent number: 8736036Abstract: A process is described for wavelength conversion of LED light using phosphors. LED dies are tested for correlated color temperature (CCT), and binned according to their color emission. The LEDs in a single bin are mounted on a single submount to form an array of LEDs. Various thin sheets of a flexible encapsulant (e.g., silicone) infused with one or more phosphors are preformed, where each sheet has different color conversion properties. An appropriate sheet is placed over an array of LED mounted on a submount, and the LEDs are energized. The resulting light is measured for CCT. If the CCT is acceptable, the phosphor sheet is permanently laminated onto the LEDs and submount. The lamination encapsulates each LED to protect the LEDs from contaminants and damage. The LEDs in the array of LEDs on the submount are separated. By selecting a different phosphor sheet for each bin of LEDs, the resulting CCT is very uniform across all bins.Type: GrantFiled: March 17, 2008Date of Patent: May 27, 2014Assignee: Philips Lumileds Lighting Company LLCInventor: Haryanto Chandra
-
Patent number: 8736037Abstract: A leadless integrated circuit (IC) package comprising an IC chip mounted on a die attach pad and a plurality of electrical contacts electrically connected to the IC chip. The IC chip, the electrical contacts, and the die attach pad are all covered with a molding material, with portions of the electrical contacts and die attach pad protruding from a bottom surface of the molding material.Type: GrantFiled: May 7, 2010Date of Patent: May 27, 2014Assignee: UTAC Hong Kong LimitedInventors: Kirk Powell, John McMillan, Adonis Fung, Serafin P. Pedron, Jr.
-
Patent number: 8736038Abstract: There is provided a lead frame and a packaging method. The lead frame comprises a first plurality of die pads, a second plurality of leads extending from the first plurality of die pads, and a third plurality of tie elements, each of which connects one of the first plurality of die pads to another.Type: GrantFiled: September 13, 2012Date of Patent: May 27, 2014Assignees: STMicroelectronics S.r.l., STMicroelectronics (Shenzhen) Manufacturing Co., Ltd.Inventors: Hui Jun Xiong, Pierangelo Magni
-
Patent number: 8736039Abstract: A stacked structure includes a first die bonded over a second die. The first die has a first die area defined over a first surface. At least one first protective structure is formed over the first surface, around the first die area. At least one side of the first protective structure has at least one first extrusion part extending across a first scribe line around the protective structure. The second die has a second die area defined over a second surface. At least one second protective structure is formed over the second surface, around the second die area. At least one side of the second protective structure has at least one second extrusion part extending across a second scribe line around the protective structure, wherein the first extrusion part is connected with the second extrusion part.Type: GrantFiled: October 6, 2006Date of Patent: May 27, 2014Assignee: Taiwan Semiconductor Manufacturing Co., Ltd.Inventors: Weng-Jin Wu, Wen-Chih Chiou, Chen-Hua Yu