Patents Issued in July 24, 2014
  • Publication number: 20140203379
    Abstract: An apparatus including a die including a first side and an opposite second side including a device side with contact points and lateral sidewalls defining a thickness of the die; a build-up carrier coupled to the second side of the die, the build-up carrier including a plurality of alternating layers of conductive material and insulating material, wherein at least one of the layers of conductive material is coupled to one of the contact points of the die; and at least one device within the build-up carrier disposed in an area void of a layer of patterned conductive material. A method and an apparatus including a computing device including a package including a microprocessor are also disclosed.
    Type: Application
    Filed: December 30, 2011
    Publication date: July 24, 2014
    Inventors: Weng Hong Teh, Robert L. Sankman
  • Publication number: 20140203380
    Abstract: In various embodiments, a method for manufacturing a chip package is provided. The method includes arranging a chip over a substrate, the chip including a microphone structure and an opening to the microphone structure; and encapsulating the chip with encapsulation material such that the opening is kept at least partially free from the encapsulation material.
    Type: Application
    Filed: January 23, 2013
    Publication date: July 24, 2014
    Applicant: INFINEON TECHNOLOGIES AG
    Inventor: Horst Theuss
  • Publication number: 20140203381
    Abstract: Material surrounding a magnetic tunnel junction (MTJ) device region of a multi-layer starting structure is etched, forming an MTJ device pillar having an MTJ layer with a chemically damaged peripheral edge region. De-nitridation or de-oxidation, or both, restore the chemically damaged peripheral region to form an edge-restored MTJ layer. An MTJ edge restoration assist layer is formed on the edge-restored MTJ layer. An MTJ-edge-protect layer is formed on the insulating MTJ-edge-restoration-assist layer.
    Type: Application
    Filed: January 24, 2013
    Publication date: July 24, 2014
    Applicant: QUALCOMM INCORPORATED
    Inventors: Xiaochun Zhu, Xia Li, Wei-Chuan Chen, Seung H. Kang
  • Publication number: 20140203382
    Abstract: Boron carbide polymers prepared from orthocarborane icosahedra cross-linked with a moiety A wherein A is selected from the group consisting of benzene, pyridine. 1, 4-diaminobenzene and mixtures thereof give positive magnetoresistance effects of 30%-80% at room temperature. The novel polymers may be doped with transitional metals to improve electronic and spin performance. These polymers may be deposited by any of a variety of techniques, and may be used in a wide variety of devices including magnetic tunnel junctions, spin-memristors and non-local spin valves.
    Type: Application
    Filed: December 6, 2013
    Publication date: July 24, 2014
    Applicant: Quantum Devices, LLC
    Inventors: JEFFRY KELBER, Peter Dowben
  • Publication number: 20140203383
    Abstract: A perpendicular magnetoresistive memory element comprises a three-terminal structure having a thick multilayered recording layer connected to a middle electrode and a functional layer having rocksalt crystal structure interfacing to the recording layer. The interface crystal grain structures between the functional layer and the recording layer provides an electric field manipulated perpendicular anisotropy enabling a low spin transfer write current.
    Type: Application
    Filed: January 23, 2014
    Publication date: July 24, 2014
    Applicant: T3MEMORY, INC.
    Inventor: Yimin Guo
  • Publication number: 20140203384
    Abstract: A multi-chip push-pull magnetoresistive bridge sensor utilizing magnetic tunnel junctions is disclosed. The magnetoresistive bridge sensor is composed of a two or more magnetic tunnel junction sensor chips placed in a semiconductor package. For each sensing axis parallel to the surface of the semiconductor package, the sensor chips are aligned with their reference directions in opposition to each other. The sensor chips are then interconnected as a push-pull half-bridge or Wheatstone bridge using wire bonding. The chips are wire-bonded to any of various standard semiconductor lead frames and packaged in inexpensive standard semiconductor packages.
    Type: Application
    Filed: March 2, 2012
    Publication date: July 24, 2014
    Inventors: James Geza Deak, Insik Jin, Weifeng Shen, Songsheng Xue, Xiaofeng Lei, Xiaojun Zhang, Dongfeng Li
  • Publication number: 20140203385
    Abstract: According to one embodiment, a magnetic memory comprises an electrode, a memory layer which is formed on the electrode and has magnetic anisotropy perpendicular to a film plane, and in which a magnetization direction is variable, a tunnel barrier layer formed on the memory layer, and a reference layer which is formed on the tunnel barrier layer and has magnetic anisotropy perpendicular to the film plane, and in which a magnetization direction is invariable. The memory layer has a positive magnetostriction constant on a side of the electrode, and a negative magnetostriction constant on a side of the tunnel barrier layer.
    Type: Application
    Filed: September 6, 2013
    Publication date: July 24, 2014
    Inventors: Shinya KOBAYASHI, Kenji NOMA
  • Publication number: 20140203386
    Abstract: The present invention is a photodiode or photodiode array having improved ruggedness for a shallow junction photodiode which is typically used in the detection of short wavelengths of light. In one embodiment, the photodiode has a relatively deep, lightly-doped P zone underneath a P+ layer. By moving the shallow junction to a deeper junction in a range of 2-5 ?m below the photodiode surface, the improved device has improved ruggedness, is less prone to degradation, and has an improved linear current.
    Type: Application
    Filed: January 24, 2013
    Publication date: July 24, 2014
    Inventor: Peter Steven Bui
  • Publication number: 20140203387
    Abstract: Disclosed herein is a semiconductor chip package, which includes a semiconductor chip, a plurality of vias, an isolation layer, a redistribution layer, and a packaging layer. The vias extend from the lower surface to the upper surface of the semiconductor chip. The vias include at least one first via and at least one second via. The isolation layer also extends from the lower surface to the upper surface of the semiconductor chip, and part of the isolation layer is disposed in the vias. The sidewall of the first via is totally covered by the isolation layer while the sidewall of the second via is partially covered by the isolation layer. The redistribution layer is disposed below the isolation layer and fills the plurality of vias, and the packaging layer is disposed below the isolation layer.
    Type: Application
    Filed: January 16, 2014
    Publication date: July 24, 2014
    Applicant: XINTEC INC.
    Inventors: Wei-Luen SUEN, Shu-Ming CHANG, Yu-Lung HUANG, Yen-Shih HO, Tsang-Yu LIU
  • Publication number: 20140203388
    Abstract: An optical sensor includes a semiconductor substrate having a first conductive type. The optical sensor further includes a photodiode disposed on the semiconductor substrate and a metal layer. The photodiode includes a first semiconductor layer having the first conductive type and a second semiconductor layer, formed on the first semiconductor layer, including a plurality of cathodes having a second conductive type. The first semiconductor layer is configured to collect photocurrent upon reception of incident light. The cathodes are configured to be electrically connected to the first semiconductor layer and the second semiconductor layer is configured to, based on the collected photocurrent, to track the incident light.
    Type: Application
    Filed: January 17, 2014
    Publication date: July 24, 2014
    Applicant: TEXAS INSTRUMENTS INCORPORATED
    Inventors: James BECKER, Henry Litzmann EDWARDS
  • Publication number: 20140203389
    Abstract: A pixel is formed in a semiconductor substrate (S) with a plane surface for use in a photodetector. It comprises an active region for converting incident light (In) into charge carriers, photogates (PGL, PGM, PGR) for generating a lateral electric potential (?(x)) across the active region, and an integration gate (IG) for storing charge carriers generated in the active region and a dump site (Ddiff). The pixel further comprises separation-enhancing means (SL) for additionally enhancing charge separation in the active region and charge transport from the active region to the integration gate (IG). The separation-enhancing means (SL) are for instance a shield layer designed such that for a given lateral electric potential (?(x)), the incident light (In) does not impinge on the section from which the charge carriers would not be transported to the integration gate (IG).
    Type: Application
    Filed: January 22, 2014
    Publication date: July 24, 2014
    Applicant: MESA Imaging AG
    Inventors: Simon Neukom, Michael Lehmann, Rolf Kaufmann, Thierry Oggier
  • Publication number: 20140203390
    Abstract: An solid-state imaging device includes a pixel region formed on a semiconductor substrate, an effective pixel region and a shielded optical black region in the pixel region, a multilayer wiring layer formed on a surface of the side opposite to a light incident side of the semiconductor substrate, a supporting substrate bonded to a surface of the multilayer wiring layer side, and an antireflection structure that is formed on the bonding surface side of the supporting substrate.
    Type: Application
    Filed: March 24, 2014
    Publication date: July 24, 2014
    Applicant: SONY CORPORATION
    Inventors: Kenju Nishikido, Kazunori Nagahata
  • Publication number: 20140203391
    Abstract: An integrated circuit and a method of making the same. The integrated circuit includes a semiconductor substrate having a major surface. The integrated circuit also includes a directional light sensor. The directional light sensor includes a plurality of photodetectors located on the major surface. The directional light sensor also includes one or more barriers, wherein each barrier is positioned to shade one or more of the photodetectors from light incident upon the integrated circuit from a respective direction. The directional light sensor is operable to determine a direction of light incident upon the integrated circuit by comparing an output signal of at least two of the photodetectors.
    Type: Application
    Filed: May 3, 2013
    Publication date: July 24, 2014
    Applicant: NXP B.V.
    Inventor: NXP B.V.
  • Publication number: 20140203392
    Abstract: A semiconductor radiation detector having a semiconductor substrate and first and second metal layers. The semiconductor substrate has substantially planar upper and lower opposing surfaces which have respective first and second surface areas. The first and second surface areas are defined by prospective dice lines. The first metal layer is on the substantially planar upper surface such that the first metal layer will have a surface area less than the first surface area of the substantially planar upper surface as defined by spaces on the substantially planar upper surface between the first metal layer and the prospective dice lines which define the first surface area. The second metal layer is on the substantially planar lower opposing surface.
    Type: Application
    Filed: March 24, 2014
    Publication date: July 24, 2014
    Inventors: Handong Li, Michael Prokesch, John F. Eger
  • Publication number: 20140203393
    Abstract: A semiconductor device having high breakdown voltage and high reliability without forming an embedded injection layer with high position accuracy. The semiconductor device includes a base as an active area of a second conductivity type formed on a surface layer of a semiconductor layer of a first conductivity type to constitute a semiconductor element; guard rings as a plurality of first impurity regions of the second conductivity type formed on the surface layer of the semiconductor layer spaced apart from each other to respectively surround the base in plan view; and an embedded injection layer as a second impurity region of the second conductivity type embedded in the surface layer of the semiconductor layer to connect at least two bottom portions of the plurality of guard rings.
    Type: Application
    Filed: July 31, 2012
    Publication date: July 24, 2014
    Applicant: Mitsubishi Electric Corporation
    Inventors: Tsuyoshi Kawakami, Yoshiyuki Nakaki, Yoshio Fujii, Hiroshi Watanabe, Shuhei Nakata, Kohei Ebihara, Akihiko Furukawa
  • Publication number: 20140203394
    Abstract: The present invention provides a method of forming a chip with TSV electrode. A substrate with a first surface and a second surface is provided. A thinning process is performed from a side of the second surface so the second surface becomes a third surface. Next, a penetration via which penetrates through the first surface and the third surface is formed in the substrate. A patterned material layer is formed on the substrate, wherein the patterned material layer has an opening exposes the penetration via. A conductive layer is formed on the third surface thereby simultaneously forming a TSV electrode in the penetration via and a surface conductive layer in the opening.
    Type: Application
    Filed: January 23, 2013
    Publication date: July 24, 2014
    Applicant: UNITED MICROELECTRONICS CORP.
    Inventors: Ming-Tse Lin, Chu-Fu Lin, Chien-Li Kuo, Yung-Chang Lin
  • Publication number: 20140203395
    Abstract: A semiconductor package and a method of manufacturing the same are provided. The semiconductor package includes: a substrate having a plurality of conductive lands and a plurality of bonding pads surrounding the conductive lands formed on a surface thereof; a plurality of passive devices mounted on the conductive lands; an insulation layer formed on the surface and having a portion of the passive devices embedded therein; a semiconductor chip mounted on a top surface of the insulation layer; a plurality of bonding wires electrically connecting the semiconductor chip and the bonding pads; an encapsulant formed on the surface of the substrate to encapsulate the insulation layer, the bonding wires and the semiconductor chip, wherein a region of the semiconductor chip projected onto the substrate covers a portion of an outermost one of the passive devices. Therefore, the mounting density of the passive devices is improved.
    Type: Application
    Filed: November 22, 2013
    Publication date: July 24, 2014
    Applicant: SILICONWARE PRECISION INDUSTRIES CO., LTD
    Inventors: Tsung-Hsien Tsai, Heng-Cheng Chu, Chien-Cheng Lin, Chih-Hsien Chiu, Hsin-Lung Chung, Yude Chu
  • Publication number: 20140203396
    Abstract: An embodiment is a fuse structure. In accordance with an embodiment, a fuse structure comprises an anode, a cathode, a fuse link interposed between the anode and the cathode, and cathode connectors coupled to the cathode. The cathode connectors are each equivalent to or larger than about two times a minimum feature size of a contact that couples to an active device.
    Type: Application
    Filed: March 31, 2014
    Publication date: July 24, 2014
    Applicant: Taiwan Semiconductor Manufacturing Company, Ltd.
    Inventors: Shien-Yang Wu, Wei-Chang Kung
  • Publication number: 20140203397
    Abstract: Methods and apparatus for forming a semiconductor device package with inductors and transformers using a micro-bump layer are disclosed. The micro-bump layer may comprise micro-bumps and micro-bump lines, formed between a top die and a bottom die, or between a die and an interposer. An inductor can be formed by a redistribution layer within a bottom device and a micro-bump line above the bottom device connected to the RDL. The inductor may be a symmetric inductor, a spiral inductor, a helical inductor which is a vertical structure, or a meander inductor. A pair of inductors with micro-bump lines can form a transformer.
    Type: Application
    Filed: January 23, 2013
    Publication date: July 24, 2014
    Applicant: TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY, LTD.
    Inventors: Hsiao-Tsung Yen, Yu-Ling Lin, Chung-Yu Lu, Chin-Wei Kuo, Tzuan-Horng Liu, Hsien-Pin Hu, Min-Chie Jeng
  • Publication number: 20140203398
    Abstract: A coupled inductor topology for a thin-film magnetic core power inductor that enables efficient integrated power conversion. Coupled magnetic core inductors with interleaved windings inductors comprise magnetic films and partially or fully interleaved conductors. Methods described herein are suitable for integration into monolithic, chip stacking fabrication or other traditional semiconductor device fabrication techniques and equipment. Soft ferromagnetic materials exhibiting high permeability and low coercivity are deposited using thin-film techniques. A plurality of electrical conductors surround at least one ferromagnetic core giving rise to two or more windings. Windings are coupled to one another through magnetic core(s). Windings are used to control permeability, inductance and magnetic saturation, finding particular utility in high magnetic flux applications.
    Type: Application
    Filed: January 22, 2014
    Publication date: July 24, 2014
    Applicant: Ferric Semiconductor Inc.
    Inventor: Noah Andrew Sturcken
  • Publication number: 20140203399
    Abstract: In one embodiment, a method of forming a semiconductor device includes forming a first inductor coil within and/or over a substrate. The first inductor coil is formed adjacent a top side of the substrate. First trenches are formed within the substrate adjacent the first inductor coil. The first trenches are filled at least partially with a magnetic fill material. At least a first portion of the substrate underlying the first inductor coil is thinned. A backside magnetic layer is formed under the first portion of the substrate. The backside magnetic layer and the magnetic fill material form at least a part of a magnetic core region of the first inductor coil.
    Type: Application
    Filed: March 19, 2014
    Publication date: July 24, 2014
    Inventors: Renate Hofmann, Carsten Ahrens, Wolfgang Klein, Alexander Glas
  • Publication number: 20140203400
    Abstract: Techniques and structure are disclosed for providing a MIM capacitor having a generally corrugated profile. The corrugated topography is provisioned using sacrificial, self-organizing materials that effectively create a pattern in response to treatment (heat or other suitable stimulus), which is transferred to a dielectric material in which the MIM capacitor is formed. The self-organizing material may be, for example, a layer of directed self-assembly material that segregates into two alternating phases in response to heat or other stimulus, wherein one of the phases then can be selectively etched with respect to the other phase to provide the desired pattern. In another example case, the self-organizing material is a layer of material that coalesces into isolated islands when heated. As will be appreciated in light of this disclosure, the disclosed techniques can be used, for example, to increase capacitance per unit area, which can be scaled by etching deeper capacitor trenches/holes.
    Type: Application
    Filed: January 23, 2013
    Publication date: July 24, 2014
    Inventors: Mauro J. Kobrinsky, Robert L. Bristol, Michael C. Mayberry
  • Publication number: 20140203401
    Abstract: Metal-on-Metal (MoM) capacitors having laterally displaced layers and related systems and methods are disclosed. In one embodiment, a MoM capacitor includes a plurality of vertically stacked layers that are laterally displaced relative to one another. Lateral displacement of the layers minimizes cumulative surface process variations making a more reliable and uniform capacitor.
    Type: Application
    Filed: January 24, 2013
    Publication date: July 24, 2014
    Applicant: QUALCOMM INCORPORATED
    Inventors: Xia Li, Bin Yang
  • Publication number: 20140203402
    Abstract: Provided is a solid state drive suitable for an increase in capacity. The solid state drive includes a flash memory, and a capacitor electrically connected to the flash memory. The capacitor is composed of an electric double layer capacitor including an electrolyte solution containing propylene carbonate.
    Type: Application
    Filed: January 17, 2014
    Publication date: July 24, 2014
    Applicant: MURATA MANUFACTURING CO., LTD.
    Inventor: Tomonori Ito
  • Publication number: 20140203403
    Abstract: A movable electric device includes: a first and second fixed electrodes formed on a support substrate, and having opposing electrode surfaces which are substantially perpendicular to the surface of the support substrate, and define a cavity therebetween; a movable member having a movable electrode having a first end disposed near the first fixed electrode and a second end disposed near the second fixed electrode, and bent spring member continuing from at least one of the first and second ends of the movable electrode, and including part which is bent in thickness direction of the movable electrode; and first and second anchors disposed on the support substrate and supporting the movable member at its opposite ends.
    Type: Application
    Filed: March 20, 2014
    Publication date: July 24, 2014
    Applicant: FUJITSU LIMITED
    Inventors: Takeaki Shimanouchi, Osamu Toyoda, Satoshi Ueda
  • Publication number: 20140203404
    Abstract: Spiral metal-on-metal (MoM or SMoM) capacitors and related systems and methods of forming MoM capacitors are disclosed. In one embodiment, a MoM capacitor disposed in a semiconductor die is disclosed. The MoM capacitor comprises a first electrode coupled to a first trace. The first trace is coiled in a first inwardly spiraling pattern and comprised of first parallel trace segments. The MoM capacitor also comprises a second electrode coupled to a second trace. The second trace is coiled in the first inwardly spiraling pattern and comprised of second parallel trace segments interdisposed between the first parallel trace segments. Reduced variations in the capacitance allow circuit designers to build circuits with tighter tolerances and generally improve circuit reliability.
    Type: Application
    Filed: January 21, 2013
    Publication date: July 24, 2014
    Applicant: QUALCOMM INCORPORATED
    Inventors: Jihong Choi, John J. Zhu, PR Chidambaram, Bin Yang, Lixin Ge
  • Publication number: 20140203405
    Abstract: A precision resistor is formed with a controllable resistance to compensate for variations that occur with temperature. An embodiment includes forming a resistive semiconductive element having a width and a length on a substrate, patterning an electrically conductive line across the width of the resistive semiconductive element, but electrically isolated therefrom, and forming a depletion channel in the resistive semiconductive element under the electrically conductive line to control the resistance value of the resistive semiconductive element. The design enables dynamic adjustment of the resistance, thereby improving the reliability of the resistor or allowing for resistance modification during final packaging.
    Type: Application
    Filed: March 20, 2014
    Publication date: July 24, 2014
    Applicant: GLOBALFOUNDRIES Inc.
    Inventors: Steven R. SOSS, Andreas KNORR
  • Publication number: 20140203406
    Abstract: An isolation structure of a high-voltage driving circuit includes a P-type substrate and a P-type epitaxial layer; a high voltage area, a low voltage area and a high and low voltage junction terminal area are arranged on the P-type epitaxial layer; a first P-type junction isolation area is arranged between the high and low voltage junction terminal area and the low voltage area, and a high-voltage insulated gate field effect tube is arranged between the high voltage area and the low voltage area; two sides of the high-voltage insulated gate field effect tube and an isolation structure between the high-voltage insulated gate field effect tube and a high side area are formed as a second P-type junction isolation area.
    Type: Application
    Filed: August 14, 2012
    Publication date: July 24, 2014
    Inventors: Longxing Shi, Qinsong Qian, Weifeng Sun, Jing Zhu, Xianguo Huang, Shengli Lu
  • Publication number: 20140203407
    Abstract: A method for bonding at low or room temperature includes steps of surface cleaning and activation by cleaning or etching. The method may also include removing by-products of interface polymerization to prevent a reverse polymerization reaction to allow room temperature chemical bonding of materials such as silicon, silicon nitride and SiO2. The surfaces to be bonded are polished to a high degree of smoothness and planarity. VSE may use reactive ion etching or wet etching to slightly etch the surfaces being bonded. The surface roughness and planarity are not degraded and may be enhanced by the VSE process. The etched surfaces may be rinsed in solutions such as ammonium hydroxide or ammonium fluoride to promote the formation of desired bonding species on the surfaces.
    Type: Application
    Filed: March 4, 2014
    Publication date: July 24, 2014
    Applicant: Ziptronix, Inc.
    Inventors: Qin-Yi TONG, Gaius Gillman Fountain, JR., Paul M. Enquist
  • Publication number: 20140203408
    Abstract: There is provided a method that includes forming a sacrificial layer and the semiconductor crystal layer on a semiconductor crystal layer formation wafer in the stated order, bonding together the semiconductor crystal layer formation wafer and a transfer-destination wafer such that a first surface of the semiconductor crystal layer and a second surface of the transfer-destination wafer face each other, and splitting the transfer-destination wafer from the semiconductor crystal layer formation wafer with the semiconductor crystal layer remaining on the transfer-destination wafer side, by etching away the sacrificial layer by immersing the semiconductor crystal layer formation wafer and the transfer-destination wafer wholly or partially in an etchant. Here, the transfer-destination wafer includes an inflexible wafer and an organic material layer, and a surface of the organic material layer is the second surface.
    Type: Application
    Filed: March 20, 2014
    Publication date: July 24, 2014
    Applicants: NATIONAL INSTITUTE OF ADVANCED INDUSTRIAL SCIENCE AND TECHNOLOGY, SUMITOMO CHEMICAL COMPANY, LIMITED
    Inventors: Tomoyuki TAKADA, Hisashi YAMADA, Masahiko HATA, Tatsuro MAEDA, Taro ITATANI, Tetsuji YASUDA
  • Publication number: 20140203409
    Abstract: Methods for fabricating integrated circuit devices on an acceptor substrate devoid of circuitry are disclosed. Integrated circuit devices are formed by sequentially disposing one or more levels of semiconductor material on an acceptor substrate, and fabricating circuitry on each level of semiconductor material before disposition of a next-higher level. After encapsulation of the circuitry, the acceptor substrate is removed and semiconductor dice are singulated. Integrated circuit devices formed by the methods are also disclosed.
    Type: Application
    Filed: March 21, 2014
    Publication date: July 24, 2014
    Applicant: Micron Technology, Inc.
    Inventors: Gurtej S. Sandhu, Kristina K. Parat
  • Publication number: 20140203410
    Abstract: Die structures for electronic devices and related fabrication methods are provided. An exemplary die structure includes a diced portion of a semiconductor substrate that includes a device region having one or more semiconductor devices fabricated thereon and an edge sealing structure within the semiconductor substrate that circumscribes the device region. In one or more embodiments, the edge sealing structure includes a conductive material that contacts a handle layer of semiconductor material, a crackstop structure is formed overlying the sealing structure, wherein the crackstop structure and the edge sealing structure provide an electrical connection between the handle layer and an active layer of semiconductor material that overlies a buried layer of dielectric material on the handle layer.
    Type: Application
    Filed: January 22, 2013
    Publication date: July 24, 2014
    Applicant: FREESCALE SEMICONDUCTOR, INC.
    Inventors: Zhihong Zhang, Hongning Yang, Jiang-Kai Zuo
  • Publication number: 20140203411
    Abstract: A semiconductor wafer, includes: a plurality of element regions; a surface electrode that is disposed in each of the plurality of element regions; an insulating layer that is disposed in each of the plurality of element regions and of which height from a front side surface of the semiconductor wafer is higher than that of the surface electrode in a periphery of the surface electrode; and a dicing line groove that is formed in a front side surface of the semiconductor wafer, that surrounds the surface electrode with the insulating layer therebetween, of which height from the front side surface of the semiconductor wafer is lower than that of the insulating layer, and that extends to a perimeter of the semiconductor wafer; in which the insulating layer is formed with a communication passage that extends from a side of the surface electrode to the dicing line groove.
    Type: Application
    Filed: December 19, 2013
    Publication date: July 24, 2014
    Applicant: TOYOTA JIDOSHA KABUSHIKI KAISHA
    Inventors: Kunihito KATO, Toru ONISHI
  • Publication number: 20140203412
    Abstract: The present invention provides a semiconductor wafer, a semiconductor chip and a semiconductor package. The semiconductor wafer includes a first pad, a first inter-layer dielectric and a second pad. The first pad is disposed on a top surface of a semiconductor substrate and has a solid portion and a plurality of through holes. The first inter-layer dielectric covers the first pad. The second pad is disposed on the first inter-layer dielectric and has a solid portion and a plurality of through holes, wherein the through holes of the first pad correspond to the solid portion of the second pad.
    Type: Application
    Filed: January 23, 2013
    Publication date: July 24, 2014
    Applicant: ADVANCED SEMICONDUCTOR ENGINEERING, INC.
    Inventors: Chen-Chao Wang, Ying-Te Ou
  • Publication number: 20140203413
    Abstract: A composite substrate has a carrier and a utility layer. The utility layer is attached to the carrier by means of a dielectric bonding layer and the carrier contains a radiation conversion material. Other embodiments relate to a semiconductor chip having such a composite substrate, a method for producing a composite substrate and a method for producing a semiconductor chip with a composite substrate.
    Type: Application
    Filed: December 16, 2011
    Publication date: July 24, 2014
    Applicant: OSRAM OPTO SEMICONDUCTORS GMBH
    Inventors: Johannes Baur, Berthold Hahn, Volker Härle, Karl Engl, Joachim Hertkorn, Tetsuya Taki
  • Publication number: 20140203414
    Abstract: The invention provides a method for chemically modifying a surface of a substrate, preferably a silicon substrate, including the steps of providing a substrate having at least a portion of a surface thereof coated with an organic coating composition including unsaturated moieties forming a surface coating, and introducing a vapour phase reactive intermediate species based on a Group 14 or Group 15 element from the Periodic Table of Elements to the substrate whereupon the reactive intermediate species is able to react with a number of the unsaturated moieties in the coating composition thereby chemically modifying the surface coating. Also disclosed is a surface-modified substrate obtained or obtainable by the method, and uses thereof in the fabrication of MEMS and IC devices.
    Type: Application
    Filed: August 15, 2012
    Publication date: July 24, 2014
    Applicant: UNIVERSITY COURT OF THE UNIVERSITY OF ST ANDREWS
    Inventors: Georg Haehner, Malgorzata Adamkiewicz, David O'Hagan
  • Publication number: 20140203415
    Abstract: A substrate and a delamination film are separated by a physical means, or a mechanical means in a state where a metal film formed over a substrate, and a delamination layer comprising an oxide film including the metal and a film comprising silicon, which is formed over the metal film, are provided. Specifically, a TFT obtained by forming an oxide layer including the metal over a metal film; crystallizing the oxide layer by heat treatment; and performing delamination in a layer of the oxide layer or at both of the interface of the oxide layer is formed.
    Type: Application
    Filed: March 24, 2014
    Publication date: July 24, 2014
    Applicant: Semiconductor Energy Laboratory Co., Ltd.
    Inventors: Junya MARUYAMA, Toru TAKAYAMA, Yumiko OHNO, Shunpei YAMAZAKI
  • Publication number: 20140203416
    Abstract: A chip package includes: a substrate; a signal pad and a ground pad disposed on the substrate; a first and a second conducting layers disposed on the substrate and electrically connected to the signal pad and the ground pad, respectively, wherein the first and the second conducting layers extend from an upper surface of the substrate towards a lower surface of the substrate along a first and a second side surfaces of the substrate, respectively, and the first and the second conducting layers protrude from the lower surface; and a protection layer disposed on the substrate, wherein the protection layer completely covers the entire portion of the first conducting layer located on the first side surface of the substrate, and the entire portion of the second conducting layer located on the second side surface of the substrate is not covered by the protection layer.
    Type: Application
    Filed: March 25, 2014
    Publication date: July 24, 2014
    Applicant: XINTEC INC.
    Inventor: Yu-Ting HUANG
  • Publication number: 20140203417
    Abstract: In accordance with one aspect of the present description, a transmission line such as a microstrip or stripline transmission line, has stub-shaped projections adapted to compensate simultaneously for both far-end crosstalk (FEXT) induced by inductive coupling between the transmission line and an adjacent transmission line, and also far-end crosstalk induced by inductive coupling between the vertical electrical interconnect at the far end of the transmission line and an adjacent vertical electrical interconnect electrically connected to the adjacent transmission line. In another aspect of the present description, a microstrip transmission line may have multiple stubby line sections having different resistances and impedances to more gradually transition from to the typically low impedance characteristics of vertical interconnects such as the PTH vias and socket connectors. Other aspects are described.
    Type: Application
    Filed: December 29, 2011
    Publication date: July 24, 2014
    Inventors: Nevin Altunyurt, Kemal Aygun, Kevin J. Doran, Yidnekachew S. Mekonnen
  • Publication number: 20140203418
    Abstract: A method of manufacturing a lead frame, comprising the steps of: providing an electrically-conductive base material having first and second planar sides; forming a patterned conductive layer on the first planar side of the base material; etching the second planar side of the base material at portions with respect to exposed portions on the first planar side of the base material comprising the patterned conductive layer, to form partially-etched portions on the second planar side of the base material; providing a non-conductive filling material over the second planar side of the base material, wherein the filling material fills spaces inside the partially-etched portions on the second planar side of the base material to form adjacent portions of the filling material and a plurality of conductive portions on the second planar side of the base material; and etching the exposed portions of the first planar side of the base material comprising the patterned conductive layer to form partially-etched portions on the
    Type: Application
    Filed: January 17, 2014
    Publication date: July 24, 2014
    Inventors: Dawei XING, Jie LIU, Hong Wei GUAN, Yue Gen YU, Seow Kiang KHOO
  • Publication number: 20140203419
    Abstract: According to an exemplary embodiment, a stacked half-bridge package includes a control transistor having a control drain for connection to a high voltage input, a control source coupled to a common conductive clip, and a control gate for being driven by a driver IC. The stacked half-bridge package also includes a sync transistor having a sync drain for connection to the common conductive clip, a sync source coupled to a low voltage input, and a sync gate for being driven by the driver IC. The control and sync transistors are stacked on opposite sides of the common conductive clip with the common conductive clip electrically and mechanically coupling the control source with the sync drain, where the common conductive clip has a conductive leg for providing electrical and mechanical connection to an output terminal leadframe.
    Type: Application
    Filed: March 21, 2014
    Publication date: July 24, 2014
    Applicant: International Rectifier Corporation
    Inventors: Eung San Cho, Chuan Cheah, Andrew N. Sawle
  • Publication number: 20140203420
    Abstract: A method for producing a semiconductor device includes laser welding to bond an upper terminal and a lower terminal as internal wiring members of the semiconductor device. When the upper terminal is fixed to the lower terminal by the laser welding, a gap between an upper surface of the lower terminal and a lower surface of the upper terminal is equal to or more than 20 ?m and equal to or less than 400 ?m.
    Type: Application
    Filed: September 12, 2012
    Publication date: July 24, 2014
    Applicant: FUJI ELECTRIC CO., LTD.
    Inventors: Toshiyuki Miyasaka, Yuta Tamai
  • Publication number: 20140203421
    Abstract: A device includes a first substrate bonded with a second substrate structure. The second substrate structure includes an outgasing prevention structure. At least one micro-electro mechanical system (MEMS) device is disposed over the outgasing prevention structure.
    Type: Application
    Filed: April 15, 2014
    Publication date: July 24, 2014
    Applicant: TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY, LTD.
    Inventors: Chia-Pao SHU, Chia-Ming HUNG, Wen-Chuan TAI, Hung-Sen WANG, Hsiang-Fu CHEN, Alex KALNITSKY
  • Publication number: 20140203422
    Abstract: A microchip has a base die with a conductive interconnect and an isolation trench around at least a portion of the conductive interconnect, and a cap die secured to the base die. A seal, formed from a metal material, is positioned between the base die and the cap die to secure them together. The microchip also has a blocking apparatus, between the isolation trench and the metal seal, that at least in part prevents the metal material from contacting the interconnect.
    Type: Application
    Filed: March 25, 2014
    Publication date: July 24, 2014
    Applicant: Analog Devices, Inc.
    Inventors: Li Chen, Thomas Kieran Nunan, Kuang L. Yang
  • Publication number: 20140203423
    Abstract: The present specification relates to a semiconductor device in which a metal plate is attached onto a surface of a resin package, and provides a structure in which the metal plate is not easy to separate. The semiconductor device disclosed in the present specification includes semiconductor chips (IGBT, diode), a resin package molding the semiconductor chips, and metal plates fixed onto the surface of the resin package. An anchoring member is bridged between two points on a back face of the metal plate. A space between one of the metal plates and the anchoring member is filled with a molding resin of the resin package. The anchoring member firmly bites the resin package, and therefore, the metal plate is difficult to be released from the resin package.
    Type: Application
    Filed: January 21, 2014
    Publication date: July 24, 2014
    Applicant: TOYOTA JIDOSHA KABUSHIKI KAISHA
    Inventor: Shoji Hayashi
  • Publication number: 20140203424
    Abstract: An electronic device includes a substrate; an element configured to be formed on the substrate; a sidewall member configured to enclose the element on the substrate; a cover member configured to be disposed on the sidewall member, and to partition a space around the element along with the sidewall member on the substrate; and a seal member configured to be disposed outside of the sidewall member, to bond the sidewall member and the cover member to a surface of the substrate, and to seal the space.
    Type: Application
    Filed: April 11, 2014
    Publication date: July 24, 2014
    Applicant: FUJITSU LIMITED
    Inventor: Takeaki Shimanouchi
  • Publication number: 20140203425
    Abstract: A heat dissipating device includes a semiconductor packaging structure having a stator set and a semiconductor element provided therein, a fan wheel set pivotally connected to the semiconductor packaging structure, and a guiding structure having a guiding channel. The guiding structure receives the semiconductor packaging structure and the fan wheel set. The fan wheel set includes a plurality of blades located above the surface of the semiconductor packaging structure. The stator set and the semiconductor element controls the first blades. The blades extend beyond side surfaces the semiconductor packaging structure and have their sizes increased, such that the airflow volume can be increased without changing the size of the semiconductor packaging structure.
    Type: Application
    Filed: October 30, 2013
    Publication date: July 24, 2014
    Applicant: AMTEK SEMICONDUCTORS CO., LTD.
    Inventor: Chien-Ping Huang
  • Publication number: 20140203426
    Abstract: A semiconductor device includes a package and a cooler. The semiconductor package includes a semiconductor element, a metal member, and a molding member for encapsulating the semiconductor element and the metal member. The metal member has a metal portion thermally connected to the semiconductor element, an insulating layer on the metal portion, and a conducting layer on the insulating layer. The conducting layer is at least partially exposed outside the molding member and serves as a radiation surface for radiating heat of the semiconductor element. The cooler has a coolant passage through which a coolant circulates to cool the conducting layer. The conducting layer and the cooler are electrically connected together.
    Type: Application
    Filed: March 20, 2014
    Publication date: July 24, 2014
    Applicant: DENSO CORPORATION
    Inventors: Kuniaki MAMITSU, Takahisa KANEKO, Masaya TONOMOTO, Masayoshi NISHIHATA, Hiroyuki WADO, Chikage NORITAKE, Eiji NOMURA, Toshiki ITOH
  • Publication number: 20140203427
    Abstract: An electrically conductive paste providing low alpha particle emission is provided. A resin and conductive particles are mixed, and a curing agent is added. A solvent is subsequently added. The electrically conductive paste including a resin compound is formed by mixing the mixture in a high shear mixer. The electrically conductive paste can be applied to a surface of an article to form a coating, or can be molded into an article. The solvent is evaporated, and the electrically conductive paste is cured to provide a graphite-containing resin compound. The graphite-containing resin compound is electrically conductive, and provides low alpha particle emission at a level suitable for a low alpha particle emissivity coating.
    Type: Application
    Filed: January 18, 2013
    Publication date: July 24, 2014
    Applicant: INTERNATIONAL BUSINESS MACHINES CORPORATION
    Inventors: Michael A. Gaynes, Michael S. Gordon, Eric P. Lewandowski
  • Publication number: 20140203428
    Abstract: A chip stack is provided and includes two or more chips, a solder joint operably disposed between adjacent ones of the two or more chips, the solder joint occupying about 25-30% or more of an area of the chip stack and insulating walls disposed on at least one of the two or more chips to separate the solder joint from an adjacent solder joint.
    Type: Application
    Filed: January 21, 2013
    Publication date: July 24, 2014
    Applicant: INTERNATIONAL BUSINESS MACHINES CORPORATION
    Inventors: Evan G. Colgan, Jae-Woong Nah