Patents Issued in August 28, 2014
-
Publication number: 20140239396Abstract: An embodiment includes a substrate, wherein a portion of the substrate extends upwards, forming a fin, a gate dielectric over a top surface and sidewalls of the fin, a liner overlaying the gate dielectric, and an uninterrupted metallic feature over the liner a portion of the liner overlaying the gate dielectric, wherein the liner extends from a top surface of the uninterrupted metallic feature and covers sidewalls of the metallic feature, and wherein the gate dielectric, liner, and uninterrupted metallic feature collectively form a gate, a gate contact barrier, and a gate contact.Type: ApplicationFiled: February 27, 2013Publication date: August 28, 2014Applicant: TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY, LTD.Inventors: Chi-Wen Liu, Chao-Hsiung Wang
-
Publication number: 20140239397Abstract: A method for fabricating a junction-less transistor device that includes a substrate, a buried dielectric layer having a fin structure on the substrate, a doped region formed through the buried dielectric layer in the substrate, a semiconductor layer overlying the buried dielectric layer and the doped region, a gate structure on the semiconductor layer, and source/drain regions in the semiconductor layer at opposite sides of the gate structure. The semiconductor layer includes first, second, third regions, with the second region interposed between the first and second regions and disposed underneath the gate electrode structure. The first, second, and third regions have a same doping polarity. The second region has a doping concentration less than those of the first and second regions. The second region and the doped region have opposite doping polarities. The second region has a groove in contact with a bottom portion of the gate structure.Type: ApplicationFiled: June 19, 2013Publication date: August 28, 2014Inventor: JINHUA LIU
-
Publication number: 20140239398Abstract: A method for forming a U-shaped semiconductor device includes forming trenches in a crystalline layer and epitaxially growing a U-shaped semiconductor material along sidewalls and bottoms of the trenches. The U-shaped semiconductor material is anchored, and the crystalline layer is removed. The U-shaped semiconductor material is supported by backfilling underneath the U-shaped semiconductor material with a dielectric material. A semiconductor device is formed with the U-shaped semiconductor material.Type: ApplicationFiled: August 15, 2013Publication date: August 28, 2014Applicant: INTERNATIONAL BUSINESS MACHINES CORPORATIONInventors: KANGGUO CHENG, BRUCE B. DORIS, POUYA HASHEMI, ALI KHAKIFIROOZ
-
Publication number: 20140239399Abstract: A semiconductor device and method making it utilize a three-dimensional channel region comprising a core of a first semiconductor material and an epitaxial covering of a second semiconductor material. The first and second semiconductor materials have respectively different lattice constants, thereby to create a strain in the epitaxial covering. The devices are formed by a gate-last process, so that the second semiconductor material is deposited only after the high temperature processes have been performed. Consequently, the lattice strain is not substantially relaxed, and the improved performance benefits of the lattice strained channel region are not compromised.Type: ApplicationFiled: February 25, 2014Publication date: August 28, 2014Applicant: Renesas Electronics CorporationInventor: Toshiharu NAGUMO
-
Publication number: 20140239400Abstract: Embodiments relate to an improved tri-gate device having gate metal fills, providing compressive or tensile stress upon at least a portion of the tri-gate transistor, thereby increasing the carrier mobility and operating frequency. Embodiments also contemplate method for use of the improved tri-gate device.Type: ApplicationFiled: May 8, 2014Publication date: August 28, 2014Inventors: Titash Rakshit, Martin Giles, Ravi Pillarisetty, Jack T. Kavalieros
-
Publication number: 20140239401Abstract: A FinFET structure which includes: silicon fins on a semiconductor substrate, each silicon fin having two sides and a horizontal surface; a gate wrapping around at least one of the silicon fins, the gate having a first surface and an opposing second surface facing the at least one of the silicon fins; a hard mask on a top surface of the gate; a silicon nitride layer formed in each of the first and second surfaces so as to be below and in direct contact with the hard mask on the top surface of the gate; spacers on the gate and in contact with the silicon nitride layer; and epitaxially deposited silicon on the at least one of the silicon fins so as to form a raised source/drain.Type: ApplicationFiled: August 30, 2013Publication date: August 28, 2014Applicant: International Business Machines CorporationInventors: Veeraraghavan S. Basker, Sanjay Mehta, Tenko Yamashita, Chun-Chen Yeh
-
Publication number: 20140239402Abstract: A device includes a substrate and insulation regions over a portion of the substrate. A first semiconductor region is between the insulation regions and having a first conduction band. A second semiconductor region is over and adjoining the first semiconductor region, wherein the second semiconductor region includes an upper portion higher than top surfaces of the insulation regions to form a semiconductor fin. The semiconductor fin has a tensile strain and has a second conduction band lower than the first conduction band. A third semiconductor region is over and adjoining a top surface and sidewalls of the semiconductor fin, wherein the third semiconductor region has a third conduction band higher than the second conduction band.Type: ApplicationFiled: February 27, 2013Publication date: August 28, 2014Applicant: TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY, LTD.Inventor: Taiwan Semiconductor Manufacturing Company, Ltd.
-
Publication number: 20140239403Abstract: A semiconductor device includes a first gate formed on a substrate, the first gate having a square shape. A first junction and a second junction are formed in the substrate at two opposite sides of the first gate. A third junction is formed in the substrate at one of the other two opposite sides of the first gate.Type: ApplicationFiled: July 3, 2013Publication date: August 28, 2014Inventor: Jae Yong CHA
-
Publication number: 20140239404Abstract: A method for forming FinFETs comprises forming a plurality of first fins and a plurality of second fins protruding over a substrate, wherein two adjacent first fins are separated from each other by a plurality of first isolation regions and two adjacent second fins are separated from each other by a plurality of second isolation regions. The method further comprises applying a first ion implantation process to the first isolation region, wherein dopants with a first polarity type are implanted in the first isolation region, applying a second ion implantation process to the second isolation region, wherein dopants with a second polarity type are implanted in the second isolation region and recessing the first isolation regions and the second isolation regions through an etching process.Type: ApplicationFiled: February 27, 2013Publication date: August 28, 2014Applicant: TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY, LTD.Inventor: TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY, LTD.
-
Publication number: 20140239405Abstract: A semiconductor device using a high-k dielectric film is provided. The semiconductor device comprises a first gate insulating layer on a substrate and a first barrier layer on the first gate insulating layer, the first barrier layer having a first thickness. A first work function control layer is on the first barrier layer. A second barrier layer is present on the first work function control layer, the second barrier layer having a second thickness that is less than the first thickness.Type: ApplicationFiled: March 15, 2013Publication date: August 28, 2014Applicant: SAMSUNG ELECTRONICS CO., LTD.Inventors: Tae-Won Ha, Suk-Hoon Kim, Ju-Youn Kim, Kwang-You Seo, Jong-Mil Youn
-
Publication number: 20140239406Abstract: A pMIS region is provided between a boundary extending in a first direction and passing through each of a plurality of standard cells and a first peripheral edge. An nMIS region is provided between the boundary and a second peripheral edge. A power supply wiring and a grounding wiring extend along the first and second peripheral edges, respectively. A plurality of pMIS wirings and a plurality of nMIS wirings are arranged on a plurality of first virtual lines and a plurality of second virtual lines, respectively, extending in the first direction and arranged with a single pitch in a second direction. The first virtual line that is the closest to the boundary and the second virtual line that is the closest to the boundary have therebetween a spacing larger than the single pitch.Type: ApplicationFiled: February 20, 2014Publication date: August 28, 2014Applicant: RENESAS ELECTRONICS CORPORATIONInventors: Nobuhiro TSUDA, Hidekatsu NISHIMAKI, Hiroshi OMURA, Yuko YOSHIFUKU
-
Publication number: 20140239407Abstract: A method and structure for a semiconductor device includes a semiconductor substrate and an N-channel transistor and a P-channel transistor provided on the semiconductor substrate. Each of the N-channel transistor and the P-channel transistor has a gate dielectric film on the semiconductor substrate, and a gate electrode is formed on the gate dielectric. The gate electrode comprises a metal conductive layer. The oxygen concentration in the metal conductive layer for the N-channel transistor is different from that for the P-channel transistor.Type: ApplicationFiled: February 24, 2014Publication date: August 28, 2014Applicants: International Business Machines Corporation, Renesas Electronics CorporationInventors: Kenzo MANABE, Hemanth JAGANNATHAN
-
Publication number: 20140239408Abstract: A first linear-shaped conductive structure (LCS) forms a gate electrode (GE) of a first transistor of a first transistor type. A second LCS forms a GE of a first transistor of a second transistor type. A third LCS forms a GE of a second transistor of the first transistor type. A fourth LCS forms a GE of a second transistor of the second transistor type. Each of the first, second, third, and fourth LCS's has a respective electrical connection area. The electrical connection areas of the first and third LCS's are offset from each other. The GE of the first transistor of the first transistor type is electrically connected to the GE of the second transistor of the second transistor type. The GE of the second transistor of the first transistor type is electrically connected to the GE of the first transistor of the second transistor type.Type: ApplicationFiled: May 8, 2014Publication date: August 28, 2014Applicant: Tela Innovations, Inc.Inventors: Scott T. Becker, Jim Mali, Carole Lambert
-
Publication number: 20140239409Abstract: In an embodiment of the invention, a non-volatile anti-fuse memory cell is disclosed. The memory cell consists of a programmable n-channel diode-connectable transistor. The poly-silicon gate of the transistor has two portions. One portion is doped more highly than a second portion. The transistor also has a source with two portions where one portion of the source is doped more highly than a second portion. The portion of the gate that is physically closer to the source is more lightly doped than the other portion of the poly-silicon gate. The portion of the source that is physically closer to the lightly doped portion of the poly-silicone gate is lightly doped with respect to the other portion of the source. When the transistor is programmed, a rupture in the insulator will most likely occur in the portion of the poly-silicone gate that is heavily doped.Type: ApplicationFiled: May 2, 2014Publication date: August 28, 2014Applicant: TEXAS INSTRUMENTS INCORPORATEDInventors: Allan T. Mitchell, Mark A. Eskew, Keith Jarreau
-
Publication number: 20140239410Abstract: A die includes a plurality of rows of standard cells. Each of all standard cells in the plurality of rows of standard cells includes a transistor and a source edge, wherein a source region of the transistor is adjacent to the source edge. No drain region of any transistor in the each of all standard cells is adjacent to the source region.Type: ApplicationFiled: March 14, 2013Publication date: August 28, 2014Inventor: Taiwan Semiconductor Manufacturing Company Ltd.
-
Publication number: 20140239411Abstract: In accordance with an embodiment of the present invention, a semiconductor chip includes a device region disposed in or over a substrate, a doped region disposed in the device region, and a through via disposed in the substrate. The through via extends through the doped region.Type: ApplicationFiled: February 25, 2013Publication date: August 28, 2014Applicant: INFINEON TECHNOLOGIES AGInventors: Helmut Brech, Albert Birner
-
Publication number: 20140239412Abstract: An integrated circuit includes a first and a second standard cell. The first standard cell includes a first gate electrode, and a first channel region underlying the first gate electrode. The first channel region has a first channel doping concentration. The second standard cell includes a second gate electrode, and a second channel region underlying the second gate electrode. The second channel region has a second channel doping concentration. A dummy gate includes a first half and a second half in the first and the second standard cells, respectively. The first half and the second half are at the edges of the first and the second standard cells, respectively, and are abutted to each other. A dummy channel is overlapped by the dummy gate. The dummy channel has a third channel doping concentration substantially equal to a sum of the first channel doping concentration and the second channel doping concentration.Type: ApplicationFiled: April 30, 2013Publication date: August 28, 2014Applicant: Taiwan Semiconductor Manufacturing Company, LtdInventors: Kuo-Nan Yang, Chou-Kun Lin, Jerry Chang-Jui Kao, Yi-Chuin Tsai, Chien-Ju Chao, Chung-Hsing Wang
-
Publication number: 20140239413Abstract: A device includes a first and second transistors integrated in first and second chips. Each chip has opposed rear and front surfaces, and further has a first conduction terminal and a control terminal on the front surface and a second conduction terminal on the rear surface. The first and second transistors are electrically connected in series by having the first conduction terminals of the first and second transistors be electrically connected. The device includes a common package enclosing the first and second chips, the common package having an insulating body with a mounting surface. A heat sink is also enclosed within the insulating body, the heat sink making electrical contact with the first conduction terminals of the first and second chips on the respective front surfaces, so that the first conduction terminals are electrically connected together through the heat sink.Type: ApplicationFiled: February 17, 2014Publication date: August 28, 2014Applicant: STMICROELECTRONICS S.R.L.Inventors: Cristiano Gianluca Stella, Fabio Criscione, Gaetano Pignataro
-
Publication number: 20140239414Abstract: A method includes providing a plurality of semiconductor fins parallel to each other, and includes two edge fins and a center fin between the two edge fins. A middle portion of each of the two edge fins is etched, and the center fin is not etched. A gate dielectric is formed on a top surface and sidewalls of the center fin. A gate electrode is formed over the gate dielectric. The end portions of the two edge fins and end portions of the center fin are recessed. An epitaxy is performed to form an epitaxy region, wherein an epitaxy material grown from spaces left by the end portions of the two edge fins are merged with an epitaxy material grown from a space left by the end portions of the center fin to form the epitaxy region. A source/drain region is formed in the epitaxy region.Type: ApplicationFiled: April 22, 2014Publication date: August 28, 2014Applicant: Taiwan Semiconductor Manufacturing Company, Ltd.Inventors: Chia-Cheng Ho, Tzu-Chiang Chen, Yi-Tang Lin, Chih-Sheng Chang
-
Publication number: 20140239415Abstract: Transistors with memorized stress and methods for making such transistors. The methods include forming a transistor structure having a channel region, a source and drain region, and a gate dielectric; depositing a stressor over the channel region of the transistor structure, wherein the stressor provides a stress to the channel region; removing the stressor metal after the stress is memorized within the channel region; and depositing a work function metal over the channel region of the transistor structure, where the work function metal applies less stress to the channel region than the stress applied by the stressor. A transistor with memorized stress includes a source and drain region on a substrate; a stress-memorized channel region on the substrate that retains an externally applied stress; and a gate structure including a work function gate metal that applies less stress to the stress-memorized channel region than the externally applied stress.Type: ApplicationFiled: February 27, 2013Publication date: August 28, 2014Applicant: INTERNATIONAL BUSINESS MACHINES CORPORATIONInventors: Veeraraghavan S. Basker, Qing Liu, Tenko Yamashita, Chun-Chen Yeh
-
Publication number: 20140239416Abstract: A semiconductor device includes a source/drain feature in a substrate. The source/drain feature has an upper portion and a lower portion, the upper portion having a lower concentration of Ge than the lower portion. A Si-containing layer over the source/drain feature includes a metal silicide layer.Type: ApplicationFiled: May 2, 2014Publication date: August 28, 2014Applicant: TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY, LTD.Inventors: Wen Chu HSIAO, Lai Wan CHONG, Chun-Chieh WANG, Ying Min CHOU, Hsiang Hsiang KO, Ying-Lang WANG
-
Publication number: 20140239417Abstract: The invention relates to integrated circuit fabrication, and more particularly to a semiconductor device with an electrode. An exemplary structure for a semiconductor device comprises a semiconductor substrate; an electrode over the semiconductor substrate, wherein the electrode comprises a trench in an upper portion of the electrode; and a dielectric feature in the trench.Type: ApplicationFiled: February 22, 2013Publication date: August 28, 2014Applicant: TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY, LTD.Inventor: Taiwan Semiconductor Manufacturing Company, Ltd.
-
Publication number: 20140239418Abstract: A semiconductor/dielectric interface having reduced interface trap density and a method of manufacturing the interface are disclosed. In an exemplary embodiment, the method comprises receiving a substrate, the substrate containing a semiconductor; preparing a surface of the substrate; forming a termination layer bonded to the semiconductor at the surface of the substrate; and depositing a dielectric layer above the termination layer, the depositing configured to not disrupt the termination layer. The forming of the termination layer may be configured to produce the termination layer having a single layer of oxygen atoms between the substrate and the dielectric layer.Type: ApplicationFiled: February 22, 2013Publication date: August 28, 2014Applicant: Taiwan Semiconductor Manufacturing Company, Ltd.Inventors: Chien-Hsun Wang, Shih Wei Wang, Ravi Droopad, Gerben Doombos, Georgios Vellianitis, Matthias Passlack
-
Publication number: 20140239419Abstract: A method of manufacturing a semiconductor device is provided. A silicon substrate is provided, and a gate insulating layer is formed on the silicon substrate. Then, a silicon barrier layer is formed on the gate insulating layer by the physical vapor deposition (PVD) process. Next, a silicon-containing layer is formed on the silicon barrier layer. The silicon barrier layer of the embodiment is a hydrogen-substantial-zero silicon layer, which has a hydrogen concentration of zero substantially.Type: ApplicationFiled: February 27, 2013Publication date: August 28, 2014Applicant: UNITED MICROELECTRONICS CORP.Inventors: Chien-Hao Chen, Hsin-Fu Huang, Chi-Yuan Sun, Min-Chuan Tsai, Wei-Yu Chen, Nien-Ting Ho, Tsun-Min Cheng, Chi-Mao Hsu
-
Publication number: 20140239420Abstract: A method of forming a FinFET structure which includes forming fins on a semiconductor substrate; forming a gate wrapping around at least one of the fins, the gate having a first surface and an opposing second surface facing the fins; depositing a hard mask on a top of the gate; angle implanting nitrogen into the first and second surfaces of the gate so as to form a nitrogen-containing layer in the gate that is below and in direct contact with the hard mask on top of the gate; forming spacers on the gate and in contact with the nitrogen-containing layer; and epitaxially depositing silicon on the at least one fin so as to form a raised source/drain. Also disclosed is a FinFET structure.Type: ApplicationFiled: February 25, 2013Publication date: August 28, 2014Applicant: International Business Machines CorporationInventors: Veeraraghavan S. Basker, Sanjay Mehta, Tenko Yamashita, Chun-Chen Yeh
-
Publication number: 20140239421Abstract: A semiconductor device includes a substrate. At least one transducer is provided on the substrate. The at least one transducer includes at least one electrically conductive circuit element. A dielectric layer is deposited onto the substrate over the at least one transducer. A surface charge mitigation layer formed of a conductive material is deposited onto the outer surface of the dielectric layer with the surface charge mitigation layer being electrically coupled to ground potential. The surface charge mitigation layer may be deposited to a thickness of 10 nm or less, and the transducer may comprise a microelectromechanical systems (MEMS) device, such as a MEMS pressure sensor. The surface charge mitigation layer may be patterned to include pores to enhance the flexibility as well as the optical properties of the mitigation layer.Type: ApplicationFiled: October 30, 2013Publication date: August 28, 2014Applicant: Robert Bosch GmbHInventors: Andrew Graham, Ando Feyh, Gary O'Brien
-
Publication number: 20140239422Abstract: A physical quantity sensor includes an IC chip and a package base mounted with the IC chip. The package base includes a first wiring layer provided with bonding pads connected to the IC chip via a bonding wire, a second wiring layer overlapping the first wiring layer in plan view, and an insulating layer provided between the first wiring layer and the second wiring layer. A contour of a wiring pattern provided on the second wiring layer (of the second wiring layer) is arranged in a position not overlapping the bonding pads in plan view.Type: ApplicationFiled: February 18, 2014Publication date: August 28, 2014Applicant: Seiko Epson CorporationInventor: Shinya AOKI
-
Publication number: 20140239423Abstract: Methods for the fabrication of a Microelectromechanical Systems (“MEMS”) devices are provided. In one embodiment, the MEMS device fabrication method forming a via opening extending through a sacrificial layer and into a substrate over which the sacrificial layer has been formed. A body of electrically-conductive material is deposited over the sacrificial layer and into the via opening to produce an unpatterned transducer layer and a filled via in ohmic contact with the unpatterned transducer layer. The unpatterned transducer layer is then patterned to define, at least in part, a primary transducer structure. At least a portion of the sacrificial layer is removed to release at least one movable component of the primary transducer structure. A backside conductor, such as a bond pad, is then produced over a bottom surface of the substrate and electrically coupled to the filled via.Type: ApplicationFiled: February 28, 2013Publication date: August 28, 2014Inventor: Lianjun Liu
-
Publication number: 20140239424Abstract: A pressure sensor includes a pressure sensing element having a diaphragm, a cavity, and bridge circuitry connected to the diaphragm. A top surface is formed as part of the pressure sensing element such that at least a portion of the top surface is part of the diaphragm, and the plurality of piezoresistors are located on the top surface. A cap is bonded to the top surface through the use of a plurality of layers. One of the layers is a silicon dioxide layer, another layer is a silicon nitride layer, another layer is an oxide layer, and another of the layers is a polysilicon layer. The plurality of layers provides proper bonding between the cap and the top surface of the pressure sensing element.Type: ApplicationFiled: February 22, 2013Publication date: August 28, 2014Applicant: CONTINENTAL AUTOMOTIVE SYSTEMS, INC.Inventor: Xiaoyi Ding
-
Publication number: 20140239425Abstract: A semiconductor device includes a semiconductor chip having a first main surface, a second main surface opposite to the first main surface, a side surface arranged between the first main surface and the second main surface, and a magnetic storage device, a first magnetic shield overlaying on the first main surface, a second magnetic shield overlaying on the second main surface, and a third magnetic shield overlaying on the side surface. The first and second magnetic shields are mechanically connected via the third magnetic shield.Type: ApplicationFiled: May 8, 2014Publication date: August 28, 2014Applicant: RENESAS ELECTRONICS CORPORATIONInventors: TAKAHITO WATANABE, SHINTARO YAMAMICHI, YOSHITAKA USHIYAMA
-
Publication number: 20140239426Abstract: Embodiments relate to current sensors and methods. In an embodiment, a current sensor comprises a leadframe; a semiconductor die coupled to the leadframe; a conductor comprising a metal layer on the semiconductor die, the conductor comprising at least one bridge portion and at least two slots, a first slot having a first tip and a second slot having a second tip, a distance between the first and second tips defining a width of one of the at least one bridge portion, wherein the conductor is separated from the leadframe by at least a thickness of the semiconductor die, and the thickness is about 0.2 millimeters (mm) to about 0.7 mm; and at least one magnetic sensor element arranged on the die relative to and spaced apart from the one of the at least one bridge portion and more proximate the conductor than the leadframe.Type: ApplicationFiled: May 1, 2014Publication date: August 28, 2014Inventors: Udo Ausserlechner, Mario Motz
-
Publication number: 20140239427Abstract: Some embodiments relate to a semiconductor module comprising a low-cost integrated antenna that uses a conductive backside structure in conjunction with a ground metal layer to form a large ground plane with a small silicon area. In some embodiments, the integrated antenna structure has an excitable element that radiates electromagnetic radiation. An on-chip ground plane, located on a first side of an interposer substrate, is positioned below the excitable element. A compensation ground plane, located on an opposing side of the interposer substrate, is connected to the ground plane by one or more through-silicon vias (TSVs) that extend through the interposer substrate. The on-chip ground plane and the compensation ground collectively act to reflect the electromagnetic radiation generated by the excitable element, so that the compensation ground improves the performance of the on-chip ground plane.Type: ApplicationFiled: February 27, 2013Publication date: August 28, 2014Applicant: Taiwan Semiconductor Manufacturing Co. Ltd.Inventors: Bo-Jr Huang, William Wu Shen, Chin-Her Chien, Chin-Chou Liu, Yun-Han Lee
-
Publication number: 20140239428Abstract: According to various embodiments, a chip arrangement may be provided, the chip arrangement including: a chip; an antenna structure disposed over a first side of the chip, wherein the antenna structure may include an antenna being electrically conductively coupled to the chip; and a reinforcement structure, wherein the reinforcement structure supports the chip to increase the stability of the chip arrangement.Type: ApplicationFiled: February 28, 2013Publication date: August 28, 2014Applicant: INFINEON TECHNOLOGIES AGInventors: Frank Pueschner, Juergen Hoegerl, Peter Stampka
-
Publication number: 20140239429Abstract: A radiation detector has a semiconductor substrate of a first conductivity type, a plurality of semiconductor regions of a second conductivity type making junctions with the semiconductor substrate, and a plurality of electrodes joined to the corresponding semiconductor regions. The electrodes cover the corresponding semiconductor regions, when viewed from a direction perpendicular to a first principal face. The semiconductor regions include a plurality of first and second semiconductor regions in a two-dimensionally array. The first semiconductor regions arrayed in a first direction in the two dimensional array out of the plurality of first semiconductor regions are electrically connected to each other, and the second semiconductor regions arrayed in a second direction intersecting with the first direction out of the plurality of second semiconductor regions are electrically connected to each other.Type: ApplicationFiled: August 6, 2012Publication date: August 28, 2014Applicant: HAMAMATSU PHOTONICS K.K.Inventor: Kazuhisa Yamamura
-
Publication number: 20140239430Abstract: According to one embodiment, a photoelectric converting layer, a charge accumulating layer, and a light collecting unit are provided. The photoelectric converting layer is formed at a back surface side of a semiconductor substrate. The charge accumulating layer is formed at a front surface side of the semiconductor substrate, and accumulates charges photoelectric-converted by the photoelectric converting layer. The light collecting unit makes light incident to the back surface side of the semiconductor substrate to be collected on the photoelectric converting layer not to be incident to the charge accumulating layer.Type: ApplicationFiled: July 10, 2013Publication date: August 28, 2014Inventor: Yoshitaka EGAWA
-
Publication number: 20140239431Abstract: An image sensor includes a light receiving element, an anti-reflection layer, a high refractive pattern, a color filter, and a micro lens. The light receiving element is formed on a semiconductor substrate to generate charges responsive to incident light. The anti-reflection layer is formed on the semiconductor substrate. The high refractive pattern is formed on the anti-reflection layer in correspondence with the light receiving element. The color filter is formed on the anti-reflection layer while covering a top surface and lateral sides of the high refractive pattern. The micro lens is formed on the color filter. The image sensor provides an image having high quality.Type: ApplicationFiled: February 25, 2014Publication date: August 28, 2014Applicant: Samsung Electronics Co., Ltd.Inventor: Naoyuki Miyashita
-
Publication number: 20140239432Abstract: An energy conversion and storage device includes an energy storage component (530, 601) including a first electrode (611) having a first plurality of channels (612) formed in a first region (615) of a first material (617), a second electrode (621) adjacent to but electrically isolated from the first electrode and having a second plurality of channels (622) formed in a first region (625) of a second material (627), and an electrolyte (650) within the first and second pluralities of channels. The first electrode forms a first interface (619) with the electrolyte and the second electrode forms a second interface (629) with the electrolyte. The energy conversion and storage device further includes a photovoltaic component (520, 602) formed in a second region of the first material.Type: ApplicationFiled: February 22, 2013Publication date: August 28, 2014Inventors: Donald S. Gardner, Cary L. Pint
-
Publication number: 20140239433Abstract: There is provided a solid-state image sensor including a semiconductor substrate in which a plurality of pixels are arranged, and a wiring layer stacked on the semiconductor substrate and formed in such a manner that a plurality of conductor layers having a plurality of wirings are buried in an insulation film. In the wiring layer, wirings connected to the pixels are formed of two conductor layers.Type: ApplicationFiled: September 27, 2012Publication date: August 28, 2014Inventor: Toshifumi Wakano
-
Publication number: 20140239434Abstract: According to example embodiments, a semiconductor package may include a first package substrate, a first semiconductor chip on the first package substrate, and a thermistor array film on the first semiconductor chip. The thermistor array film may include a variable resistive film that covers the first semiconductor chip, and an array of electrode patterns that are connected to the variable resistive film. The array of electrode patterns may be connected to at least one of the upper and lower surfaces of the variable resistive film.Type: ApplicationFiled: December 19, 2013Publication date: August 28, 2014Inventors: Jae Choon KIM, Jin-Kwon BAE, Eunho JUNG
-
Publication number: 20140239435Abstract: A semiconductor chip has an n+-doped substrate, above which an n-doped epilayer having trenches is introduced, the trenches being filled with p-doped semiconductor material and in each case having a highly p-doped region at their top side, such that an alternating arrangement of n-doped regions having a first width and p-doped regions having a second width is present. A first metal layer functioning as an anode is provided on the front side of the chip and forms a Schottky contact with the n-doped epilayer and forms an ohmic contact with the highly p-doped regions. A second metal layer which represents an ohmic contact and functioning as a cathode is formed on the rear side of the semiconductor chip. A dielectric layer is provided between each n-doped region and an adjacent p-doped region.Type: ApplicationFiled: July 19, 2012Publication date: August 28, 2014Inventors: Ning Qu, Alfred Goerlach
-
Publication number: 20140239436Abstract: Aspects of the present disclosure describe high voltage fast recovery trench diodes and methods for make the same. The device may have trenches that extend at least through a top P-layer and an N-barrier layer. A conductive material may be disposed in the trenches with a dielectric material lining the trenches between the conductive material and sidewalls of the trenches. A highly doped P-pocket may be formed in an upper portion of the top P-layer between the trenches. A floating N-pocket may be formed directly underneath the P-pocket. The floating N-pocket may be as wide as or wider than the P-pocket. It is emphasized that this abstract is provided to comply with rules requiring an abstract that will allow a searcher or other reader to quickly ascertain the subject matter of the technical disclosure. It is submitted with the understanding that it will not be used to interpret or limit the scope or meaning of the claims.Type: ApplicationFiled: March 26, 2014Publication date: August 28, 2014Applicant: Alpha & Omega Semiconductor IncorporatedInventors: Jun Hu, Karthik Padmanabhan, Madhur Bobde, Hamza Yilmaz
-
Publication number: 20140239437Abstract: According to one embodiment, the semiconductor device with element isolation by DTI has a layer of the first electroconductive type formed on a substrate. The semiconductor layer of the second electroconductive type is formed on the embedding layer. The first DTI has the following structure: a trench is formed from the surface of the semiconductor layer through the first layer into the substrate and surrounds the semiconductor layer, and an insulator is formed in the trench. The second DTI is formed around the periphery of the semiconductor layer. The first electrode is connected to the first region of the semiconductor layer divided by the first DTI. The second electrode is connected to the second region of the semiconductor layer divided as mentioned previously. The first region and the second region form electrode plates and the first DTI forms the dielectric, to thereby form a capacitor.Type: ApplicationFiled: February 27, 2013Publication date: August 28, 2014Applicant: Kabushiki Kaisha ToshibaInventor: Tsuyoshi HIRAYU
-
Publication number: 20140239438Abstract: A number of semiconductor chips each include a first main face and a second main face opposite to the first main face. A first encapsulation layer is applied over the second main faces of the semiconductor chips. An electrical wiring layer is applied over the first main faces of the first semiconductor chips. A second encapsulation layer is applied over the electrical wiring layer. The thickness of the first encapsulation layer and the thicknesses of the first semiconductor chips is reduced. The structure can be singulated to obtain a plurality of semiconductor devices.Type: ApplicationFiled: February 22, 2013Publication date: August 28, 2014Applicant: INFINEON TECHNOLOGIES AGInventors: Thomas Kilger, Ulrich Wachter, Dominic Maier, Gottfried Beer
-
Publication number: 20140239439Abstract: A fuse, a method of making the fuse and a circuit containing the fuse. The fuse includes an electrically conductive and conformal liner on sidewalls and the bottom of a trench; a copper layer on the conformal liner, a first thickness of the copper layer over the bottom of the trench in a lower portion of the trench greater than a second thickness of the copper layer over the sidewalls of the trench in an abutting upper portion of the trench; and a dielectric material on the copper layer in the trench, the dielectric material filling remaining space in the upper portion of said trench.Type: ApplicationFiled: February 22, 2013Publication date: August 28, 2014Applicant: INTERNATIONAL BUSINESS MACHINES CORPORATIONInventor: INTERNATIONAL BUSINESS MACHINES CORPORATION
-
Publication number: 20140239440Abstract: A back-end-of-line thin ion beam deposited fuse (204) is deposited without etching to connect first and second last metal interconnect structures (110, 120) formed with last metal layers (LM) in a planar multi-layer interconnect stack to programmably connect separate first and second circuit connected to the first and second last metal interconnect structures.Type: ApplicationFiled: February 22, 2013Publication date: August 28, 2014Inventors: Douglas M. Reber, Mehul D. Shroff, Edward O. Travis
-
Publication number: 20140239441Abstract: A semiconductor device, includes: a first semiconductor layer having a first conductivity type; a pair of first electrodes arranged to be separated from each other in the first semiconductor layer; a second electrode provided on the first semiconductor layer between the pair of first electrodes with a dielectric film in between; and a pair of connection sections electrically connected to the pair of first electrodes, wherein one or both of the pair of first electrodes are divided into a first region and a second region, the first region and the second region being connected by a bridge section.Type: ApplicationFiled: February 20, 2014Publication date: August 28, 2014Applicant: Sony CorporationInventors: Shoji Kobayashi, Yuki Yanagisawa
-
Publication number: 20140239442Abstract: A method for forming magnetic conductors includes forming a metal structure on a substrate. Plating surfaces are prepared on the metal structure for electroless plating by at least one of: masking surfaces of the metal structure to prevent electroless plating on masked surfaces and/or activating a surface of the metal structure. Magnetic material is electrolessly plated directly on the plating surfaces to form a metal and magnetic material structure.Type: ApplicationFiled: February 28, 2013Publication date: August 28, 2014Applicant: lNTERNATIONAL BUSINESS MACHINES CORPORATIONInventors: WILLIAM J. GALLAGHER, EUGENE J. O'SULLIVAN, NAIGANG WANG
-
Publication number: 20140239443Abstract: A method for forming magnetic conductors includes forming a metal structure on a substrate. Plating surfaces are prepared on the metal structure for electroless plating by at least one of: masking surfaces of the metal structure to prevent electroless plating on masked surfaces and/or activating a surface of the metal structure. Magnetic material is electrolessly plated directly on the plating surfaces to form a metal and magnetic material structure.Type: ApplicationFiled: August 16, 2013Publication date: August 28, 2014Applicant: INTERNATIONAL BUSINESS MACHINES CORPORATIONInventors: William J. Gallagher, Eugene J. O'Sullivan, Naigang Wang
-
Publication number: 20140239444Abstract: An interposer having decaps formed in blind-vias, a packaged semiconductor structure having decaps formed in blind-vias, and methods for forming the same are provided. In one embodiment, an interposer is provided that includes an interconnect layer disposed on a substrate. A plurality of through-vias are formed through the substrate in an isolated region of the substrate. At least one of the plurality of conductive vias are electrically coupled to at least one of a plurality of top wires formed in the interconnect layer. A plurality of blind-vias are formed through the substrate in a dense region of the substrate during a common etching step with the through-vias. At least one blind-via includes (a) a dielectric material lining the blind-vias, and (b) a conductive material filling the lined blind-vias and forming a decoupling capacitor.Type: ApplicationFiled: December 27, 2013Publication date: August 28, 2014Applicant: NVIDIA CORPORATIONInventor: Abraham F. YEE
-
Publication number: 20140239445Abstract: A semiconductor device has a resistor area and wiring area selectively disposed on a semiconductor substrate. In this semiconductor device, a second interlayer insulating film is formed above the semiconductor substrate, and a thin-film resistor is disposed on the second interlayer insulating film in the resistor area. Vias that contact the thin-film resistor from below are formed in the second interlayer insulating film. A wiring line is disposed on the second interlayer insulating film in the wiring area. A dummy wiring line that covers the thin-film resistor from above is disposed in a third wiring layer that is in the same layer as the wiring line, and an insulating film is interposed between the thin-film resistor and the dummy wiring line.Type: ApplicationFiled: February 14, 2014Publication date: August 28, 2014Applicant: ROHM CO., LTD.Inventors: lsamu Nishimura, Michihiko Mifuji, Kazumasa Nishio