Patents Issued in March 8, 2016
-
Patent number: 9281344Abstract: The magnetic memory device includes a plurality of source lines arranged in parallel in a second direction orthogonal to a first direction while extending in the first direction on a substrate, a plurality of word lines arranged in parallel in the first direction while extending in the second direction on the substrate, a plurality of bit lines arranged in parallel in the second direction while extending in the first direction on the substrate to alternate with the plurality of source lines, and a plurality of active regions arranged to extend at an oblique angle with respect to the first direction and arranged so that one memory cell is selected when one of the plurality of word lines and one of the plurality of source lines or the plurality of bit lines are selected.Type: GrantFiled: January 16, 2015Date of Patent: March 8, 2016Assignee: Samsung Electronics Co., Ltd.Inventors: Jae-kyu Lee, Ki-Seok Suh
-
Patent number: 9281345Abstract: According to an embodiment, a non-volatile memory device includes a first wiring extending in a first direction, a second wiring extending in a second direction orthogonal to the first direction. The device includes third wirings, and a first and a second memory. The third wirings extend in a third direction crossing the first direction and orthogonal to the second direction, and aligned in the second direction on both sides of the second wiring. The first memory is provided between one of third wiring pair and the second wiring, the pair of third wirings facing each other across the second wiring. The second memory is provided between another one of the third wiring pair and the second wiring. The second wiring has a block portion between a first portion in contact with the first memory and a second portion in contact with the second memory.Type: GrantFiled: December 16, 2013Date of Patent: March 8, 2016Assignee: Kabushiki Kaisha ToshibaInventors: Hiroshi Kanno, Yoichi Minemura, Takayuki Tsukamoto, Takamasa Okawa, Atsushi Yoshida, Hideyuki Tabata
-
Patent number: 9281346Abstract: A display device includes an array substrate including a display area and a non-display area, a driving circuit chip disposed on the non-display area and including a bottom surface, a top surface, a first pair of side surfaces extending in a first direction, and a second pair of side surfaces extending in a second direction perpendicular to the first direction, and first, second, and dummy bumps, each disposed on the bottom surface in a single column along the first direction, in which the dummy bumps include first and second dummy bump groups disposed between the first and second bumps along the first direction, the dummy bumps in the first dummy bump group are spaced apart from each other by a first pitch, and the dummy bumps in the second dummy bump group are spaced apart from each other by a second pitch different from the first pitch.Type: GrantFiled: April 17, 2015Date of Patent: March 8, 2016Assignee: Samsung Display Co., Ltd.Inventors: Sang Urn Lim, Jong Hwan Kim
-
Patent number: 9281347Abstract: A display device integrated with a touch screen panel may include a display device and an anti-reflection layer. The display device may include a plurality pixels arranged therein. The anti-reflection layer may include a plurality of metal layers and a plurality of dielectric layers that are sequentially laminated on an upper surface of the display device. In the display device, one or more metal layers among the plurality of metal layers constituting the anti-reflection layer may be operated as sensing electrodes of the touch screen panel.Type: GrantFiled: October 22, 2014Date of Patent: March 8, 2016Assignee: SAMSUNG DISPLAY CO., LTD.Inventors: Chung-Sock Choi, Jin-Koo Kang, Soo-Youn Kim, Seung-Hun Kim, Hyun-Ho Kim, Seung-Yong Song, Cheol Jang, Sang-Hwan Cho, Sang-Hyun Park
-
Patent number: 9281348Abstract: A display panel and a fabricating method thereof are provided, and the display panel (100) comprises: a first substrate (11); a second substrate (12), arranged parallel to the first substrate; an anode/cathode (41), formed on the first substrate; a cathode/anode (42), formed on the second substrate; a first alignment layer (31), provided on the anode/cathode and comprising a plurality of first sub-alignment layers (311) having a first alignment direction and a plurality of second sub-alignment layers (312) having a second alignment direction alternately arranged in a first direction, and a angle between the first alignment direction and the second alignment direction being 90 degrees; a second alignment layer (32), provided on the cathode/anode and comprising a plurality of third sub-alignment layers (323) having the first alignment direction and a plurality of fourth sub-alignment layers (324) having the second alignment direction alternately arranged in the first direction, and the first sub-alignment layerType: GrantFiled: December 10, 2013Date of Patent: March 8, 2016Assignee: BOE TECHNOLOGY GROUP CO., LTD.Inventor: Chunmiao Zhou
-
Patent number: 9281349Abstract: The organic light emitting display device includes a substrate including a thin film transistor (TFT) formed thereon, the TFT including a first insulating layer disposed between an active layer and a gate electrode, and a second insulating layer disposed between the gate electrode and source and drain electrodes; a pad electrode including a first pad layer disposed on a same layer as that where the source and drain electrodes are formed, and a second pad layer on the first pad layer; a bonding assistant layer on the substrate; a third insulating layer on the bonding assistant layer and including a first opening; a pixel electrode disposed in the first opening and electrically coupled to one of the source and drain electrodes; and a fourth insulating layer on the pixel electrode to cover a peripheral end portion of the pixel electrode and defining a pixel through a second opening.Type: GrantFiled: November 26, 2013Date of Patent: March 8, 2016Assignee: Samsung Display Co., Ltd.Inventors: Kyung-Hoon Park, Sun Park, Yeong-Ho Song, Ji-Hoon Song, Yul-Kyu Lee
-
Patent number: 9281350Abstract: An embodiment of the invention provides a thin film transistor substrate includes: a substrate; and a plurality of transistors, wherein each of the transistors includes a gate electrode disposed on the substrate; a first diffusion barrier layer disposed on the substrate and covering an upper surface and a ring sidewall of the gate electrode; a gate insulating layer disposed on the first diffusion barrier layer; an active layer disposed on the gate insulating layer and over the gate electrode; a source electrode disposed on the substrate and electrically connected to the active layer; a drain electrode disposed on the substrate and electrically connected to the active layer; and a protective layer covering the source electrode and the drain electrode.Type: GrantFiled: December 4, 2014Date of Patent: March 8, 2016Assignee: INNOLUX CORPORATIONInventor: Kuan-Feng Lee
-
Patent number: 9281351Abstract: An organic light-emitting display apparatus may include a substrate; a thin-film transistor (TFT) disposed on the substrate, and having an active layer, a gate electrode, a source electrode and a drain electrode; a signal line formed on the same layer as the source electrode and the drain electrode; a first insulating layer covers the signal line, the source electrode, and the drain electrode; a pixel electrode formed on the first insulating layer, and electrically connected to the TFT; a pixel-defining layer formed on the first insulating layer, includes an opening exposing the pixel electrode; an intermediate layer formed on the pixel electrode, and includes a light-emitting layer; and an opposite electrode formed on the intermediate layer. The intermediate layer is formed on the pixel-defining layer so as to overlap with the signal line.Type: GrantFiled: September 23, 2011Date of Patent: March 8, 2016Assignee: Samsung Display Co., Ltd.Inventors: Ki-Wook Kim, Dong-Wook Park
-
Patent number: 9281352Abstract: Provided are an organic light emitting display device and a method of manufacturing the same. The organic light emitting display device includes: an emission unit including an organic light emitting diode, a pixel circuit unit including: a circuit configured to drive the emission unit, and a line configured to apply a signal to the circuit, and a light blocking layer covering the pixel circuit unit, and configured to block light input to the pixel circuit unit, and a repair part disposed in the light blocking layer, the repair part being configured for repairing the line when a defect occurs in a pixel that includes the pixel circuit unit.Type: GrantFiled: November 6, 2014Date of Patent: March 8, 2016Assignee: LG Display Co., Ltd.Inventors: Hee Dong Choi, Sung Jin Hong, Soon Il Yun, Il Gi Jeong, Joong Sun Yoon, Kyungsu Lee, Seung-Yong Yang
-
Patent number: 9281353Abstract: According to embodiments of the present invention, there are provided an organic semiconductor array substrate, a method for manufacturing the same and a display device. The organic thin film transistor array substrate comprises a pixel structure formed on a transparent substrate; the pixel structure includes: a gate line, a data line, an organic thin film transistor, a pixel electrode, a common electrode line and a common electrode; the organic thin film transistor includes a gate electrode, a gate insulating layer, an organic semiconductor layer, a source electrode and a drain electrode; above the data line, the source electrode, the drain electrode and the pixel electrode, there are disposed in order a first bank insulating layer and a second bank insulating layer from bottom to top; and at openings and through holes of the first bank insulating layer and the second bank insulating layer, the pixel structure is formed by printing.Type: GrantFiled: December 7, 2012Date of Patent: March 8, 2016Assignee: BOE TECHNOLOGY GROUP CO., LTD.Inventor: Xuehui Zhang
-
Patent number: 9281354Abstract: A reconstituted electronic device comprising at least one die and at least one passive component. A functional material is incorporated in the substrate of the device to modify the electrical behavior of the passive component. The passive component may be formed in redistribution layers of the device. Composite functional materials may be used in the substrate to forms part of or all of the passive component. A metal carrier may form part of the substrate and part of the at least one passive component.Type: GrantFiled: July 25, 2014Date of Patent: March 8, 2016Assignee: QUALCOMM TECHNOLOGIES INTERNATIONAL, LTD.Inventors: Vlad Lenive, Simon Stacey
-
Patent number: 9281355Abstract: An electronic device comprising a semiconductor structure having a back end capacitor and a back end thin film resistor and a method of manufacturing the same. The semiconductor structure includes a first dielectric layer, a bottom plate of the capacitor and a thin film resistor body. The bottom plate and the resistor body are laterally spaced apart portions of the same thin film layer. The bottom plate further includes a conductive layer overlying the thin film layer. A second dielectric layer is disposed on the conductive layer of the bottom plate of the capacitor. A top plate of the capacitor is disposed on the second dielectric layer.Type: GrantFiled: September 30, 2014Date of Patent: March 8, 2016Assignee: TEXAS INSTRUMENTS DEUTSCHLAND GMBHInventor: Christoph Dirnecker
-
Patent number: 9281356Abstract: A method of fabricating a semiconductor device is disclosed. The method includes providing a substrate including an isolation region, forming a resistor over the isolation region, and forming a contact over the resistor. The method also includes implanting with a dopant concentration that is step-increased at a depth of the resistor and that remains substantially constant as depth increases.Type: GrantFiled: December 30, 2014Date of Patent: March 8, 2016Assignee: Taiwan Semiconductor Manufacturing Company, Ltd.Inventors: King-Yuen Wong, Chia-Pin Lin, Chia-Yu Lu, Yi-Cheng Tsai, Da-Wen Lin, Kuo-Feng Yu
-
Patent number: 9281357Abstract: A method for forming a capacitor stack includes forming a first bottom electrode layer including a conductive metal nitride material. A second bottom electrode layer is formed above the first bottom electrode layer. The second bottom electrode layer includes a conductive metal oxide material, wherein the crystal structure of the conductive metal oxide material promotes a desired high-k crystal phase of a subsequently deposited dielectric layer. A dielectric layer is formed above the second bottom electrode layer. Optionally, an oxygen-rich metal oxide layer is formed above the dielectric layer. Optionally, a third top electrode layer is formed above the oxygen-rich metal oxide layer. The third top electrode layer includes a conductive metal oxide material. A fourth top electrode layer is formed above the third top electrode layer. The fourth top electrode layer includes a conductive metal nitride material.Type: GrantFiled: January 19, 2015Date of Patent: March 8, 2016Assignees: Intermolecular, Inc., Elpida Memory, Inc.Inventors: Hanhong Chen, David Chi, Imran Hashim, Mitsuhiro Horikawa, Sandra G. Malhotra
-
Patent number: 9281358Abstract: A highly reliable semiconductor device is manufactured by giving stable electric characteristics to a transistor in which an oxide semiconductor film is used for a channel. An oxide semiconductor film which can have a first crystal structure by heat treatment and an oxide semiconductor film which can have a second crystal structure by heat treatment are formed so as to be stacked, and then heat treatment is performed; accordingly, crystal growth occurs with the use of an oxide semiconductor film having the second crystal structure as a seed, so that an oxide semiconductor film having the first crystal structure is formed. An oxide semiconductor film formed in this manner is used for an active layer of the transistor.Type: GrantFiled: May 6, 2014Date of Patent: March 8, 2016Assignee: Semiconductor Energy Laboratory Co., Ltd.Inventors: Shunpei Yamazaki, Masahiro Takahashi, Tetsunori Maruyama
-
Patent number: 9281359Abstract: One embodiment of a semiconductor device includes a semiconductor body with a first side and a second side opposite to the first side. The semiconductor device further includes a first contact trench extending into the semiconductor body at the first side. The first contact trench includes a first conductive material electrically coupled to the semiconductor body adjoining the first contact trench. The semiconductor further includes a second contact trench extending into the semiconductor body at the second side. The second contact trench includes a second conductive material electrically coupled to the semiconductor body adjoining the second contact trench.Type: GrantFiled: August 20, 2012Date of Patent: March 8, 2016Assignee: Infineon Technologies AGInventors: Markus Zundel, Andreas Meiser, Hans-Peter Lang, Thorsten Meyer, Peter Irsigler
-
Patent number: 9281360Abstract: A semiconductor device has a semiconductor body including opposing bottom and top sides, a surface surrounding the semiconductor body, an active semiconductor region formed in the semiconductor body, an edge region surrounding the active semiconductor region, a first semiconductor zone of a first conduction type formed in the edge region, an edge termination structure formed in the edge region at the top side, and a shielding structure arranged on that side of the edge termination structure facing away from the bottom side. The shielding structure has a number of N1?2 first segments and a number of N2?1 second segments. Each of the first segments is electrically connected to each of the other first segments and to each of the second segments, and each of the second segments has an electric resistivity higher than an electric resistivity of each of the first segments.Type: GrantFiled: August 12, 2014Date of Patent: March 8, 2016Assignee: Infineon Technologies AGInventors: Karin Buchholz, Matteo Dainese, Elmar Falck, Hans-Joachim Schulze, Gerhard Schmidt, Frank Umbach
-
Patent number: 9281361Abstract: A semiconductor device includes a plurality of gate structures on a substrate, the plurality of gate structures including a gate metal pattern and delimiting air gaps formed therebetween, an insulating layer on the plurality of gate structures, and a porous insulating layer between the plurality of gate structures and the insulating layer, the porous insulating layer configured to cross the plurality of gate structures to delimit the air gaps.Type: GrantFiled: September 17, 2013Date of Patent: March 8, 2016Assignee: Samsung Electronics Co., Ltd.Inventors: Jongwan Choi, Bo-Young Lee, Myoungbum Lee
-
Patent number: 9281362Abstract: According to an example embodiment, a semiconductor device includes a substrate having a cell array region and a peripheral circuit region. The substrate includes first active regions defined by a first trench isolation region in the cell array region, a second active region defined by a second trench isolation region in the peripheral circuit region, and at least one deep trench isolation region. The first active regions may be aligned to extend longitudinally in a first direction in the cell array region. The at least one deep trench isolation region is recessed in the substrate to a level lower than those of other points of a bottom surface of the second trench isolation region in the peripheral circuit region. The at least one deep trench isolation region includes at least one point that is spaced apart in the first direction from a corresponding one of the first active regions.Type: GrantFiled: May 23, 2014Date of Patent: March 8, 2016Assignee: Samsung Electronics Co., Ltd.Inventors: Ja-Young Lee, Se-myeong Jang
-
Patent number: 9281363Abstract: A semiconductor structure includes a first gate-all-around (GAA) structure configured to form a first circuit and a second GAA structure configured to form a second circuit similar to the first circuit. The first GAA structure and the second GAA structure have a same of at least one of the following exemplary features: a number of GAA devices in which current flows from a first oxide definition (OD) region to a second OD region; a number of GAA devices in which current flows from the second OD region to the first OD region; a number of first OD region contact elements; a number of second OD region contact elements.Type: GrantFiled: April 8, 2015Date of Patent: March 8, 2016Assignee: TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY LTD.Inventor: Chung-Hui Chen
-
Patent number: 9281364Abstract: In a semiconductor substrate preparation step, a semiconductor substrate which is made of SiC and in which a first semiconductor region of a first conductivity type is formed is prepared. In a second semiconductor region forming step, a second semiconductor region is formed by implanting an impurity of a second conductivity type into a first semiconductor region through multiple ion implantation steps while varying implantation depths of the respective multiple ion implantation steps. In the second semiconductor region forming step, a dose amount of the impurity when an implantation energy of multiple ion implantation steps is the largest is smaller than a dose amount of impurity when the implantation energy is not the largest.Type: GrantFiled: May 27, 2014Date of Patent: March 8, 2016Assignees: TOYOTA JIDOSHA KABUSHIKI KAISHA, DENSO CORPORATIONInventors: Hisashi Ishimabushi, Tomohiro Mimura, Narumasa Soejima
-
Patent number: 9281365Abstract: According to one embodiment, a semiconductor device includes a first semiconductor region, a second semiconductor region, a third semiconductor region, a first electrode, a first insulating section, and a second insulating section. The first semiconductor region includes silicon carbide, is of a first conductivity type and includes first and second parts. The second semiconductor region includes silicon carbide, is of a second conductivity type and is provided on the second part. The third semiconductor region includes silicon carbide, is of the first conductivity type and is provided on the second semiconductor region. The first electrode is provided on the first part and the third semiconductor region. The first insulating section is provided on the third semiconductor region and juxtaposed with the first electrode. The second insulating section is provided between the first electrode and the first part and between the first electrode and the first insulating section.Type: GrantFiled: August 20, 2014Date of Patent: March 8, 2016Assignee: Kabushiki Kaisha ToshibaInventors: Ryosuke Iljima, Kazuto Takao, Chiharu Ota, Tatsuo Shimizu, Takashi Shinohe
-
Patent number: 9281367Abstract: The present invention provides a semiconductor structure including a substrate, a transistor, a first ILD layer, a second ILD layer, a first contact plug, second contact plug and a third contact plug. The transistor is disposed on the substrate and includes a gate and a source/drain region. The first ILD layer is disposed on the transistor. The first contact plug is disposed in the first ILD layer and a top surface of the first contact plug is higher than a top surface of the gate. The second ILD layer is disposed on the first ILD layer. The second contact plug is disposed in the second ILD layer and electrically connected to the first contact plug. The third contact plug is disposed in the first ILD layer and the second ILD layer and electrically connected to the gate. The present invention further provides a method of making the same.Type: GrantFiled: April 27, 2015Date of Patent: March 8, 2016Assignee: UNITED MICROELECTRONICS CORP.Inventors: Ching-Wen Hung, Chih-Sen Huang, Po-Chao Tsao, Chieh-Te Chen
-
Patent number: 9281368Abstract: A plurality of gate trenches is formed into a semiconductor substrate in an active cell region. One or more other trenches are formed in a different region. Each gate trench has a first conductive material in lower portions and a second conductive material in upper portions. In the gate trenches, a first insulating layer separates the first conductive material from the substrate, a second insulating layer separates the second conductive material from the substrate and a third insulating material separates the first and second conductive materials. The other trenches contain part of the first conductive material in a half-U shape in lower portions and part of the second conductive material in upper portions. In the other trenches, the third insulating layer separates the first and second conductive materials. The first insulating layer is thicker than the third insulating layer, and the third insulating layer is thicker than the second.Type: GrantFiled: December 12, 2014Date of Patent: March 8, 2016Assignee: Alpha and Omega Semiconductor IncorporatedInventors: Yeeheng Lee, Lingpeng Guan, Hongyong Xue, Yiming Gu, Yang Xiang, Terence Huang, Sekar Ramamoorthy, Wenjun Li, Hong Chang, Madhur Bobde, Paul Thorup, Hamza Yilmaz
-
Patent number: 9281369Abstract: A semiconductor device and a method for manufacturing the same are disclosed, which can form a gate electrode material only in a recess of a buried gate cell structure, improve a Gate Induced Drain Leakage (GIDL) of a gate electrode material and a junction (i.e., drain region), prevent the gate electrode material from overlapping with the junction (i.e., drain region), and adjust the depth of junction, thereby improving channel resistance. The method for manufacturing a semiconductor device includes forming a device isolation region defining an active region over a semiconductor substrate, burying a gate electrode material in the semiconductor substrate, forming a gate electrode pattern by etching the gate electrode material, wherein the gate electrode pattern is formed at sidewalls of the active region including a source region, and forming a capping layer in the exposed active region.Type: GrantFiled: March 24, 2015Date of Patent: March 8, 2016Assignee: SK HYNIX INC.Inventor: Hee Jung Yang
-
Patent number: 9281370Abstract: A manufacturing method according to an embodiment of this invention is a method of manufacturing a semiconductor device, which has: a first step of forming a first electrode 22 containing Ti or Ta on a top face of a nitride semiconductor layer 18; a second step of forming a second electrode 24 containing Al on a top face of the first electrode 22; a third step of forming a coating metal layer 26 covering at least one of an edge of a top face of the second electrode 24 and a side face of the second electrode 24, having a window 26a exposing the top face of the second electrode 24 in a region separated from the foregoing edge, and containing at least one of Ta, Mo, Pd, Ni, and Ti; and a step of performing a thermal treatment, after the third step.Type: GrantFiled: June 27, 2014Date of Patent: March 8, 2016Assignee: Sumitomo Electric Device Innovations, Inc.Inventor: Masahiro Nishi
-
Patent number: 9281371Abstract: A number of first hard mask portions are formed on a dielectric layer to vertically shadow a respective one of a number of underlying gate structures. A number of second hard mask filaments are formed adjacent to each side surface of each first hard mask portion. A width of each second hard mask filament is set to define an active area contact-to-gate structure spacing. A first passage is etched between facing exposed side surfaces of a given pair of neighboring second hard mask filaments and through a depth of the semiconductor wafer to an active area. A second passage is etched through a given first hard mask portion and through a depth of the semiconductor wafer to a top surface of the underlying gate structure. An electrically conductive material is deposited within both the first and second passages to respectively form an active area contact and a gate contact.Type: GrantFiled: December 10, 2014Date of Patent: March 8, 2016Assignee: Tela Innovations, Inc.Inventor: Michael C. Smayling
-
Patent number: 9281372Abstract: The present disclosure provides a semiconductor structure includes a gate structure disposed over a substrate, wherein the gate structure includes a high-k dielectric layer and a work function structure. The high-k dielectric layer includes a base portion and a side portion, the side portion is extended from an end of the base portion, the side portion is substantially orthogonal to the base portion. The work function structure includes a first metal disposed over the high-k dielectric layer and a second metal disposed over the first metal and including a bottom portion and a sidewall portion extended from an end of the bottom portion, wherein the first metal includes different materials from the second metal, and a length of an interface between the sidewall portion and the bottom portion to a length of the bottom portion within the high-k dielectric layer is in a predetermined ratio.Type: GrantFiled: July 17, 2014Date of Patent: March 8, 2016Assignee: TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY LTD.Inventors: Shin-Jiun Kuang, Tsung-Hsing Yu, Yi-Ming Sheu, Chun-Yi Lee
-
Patent number: 9281373Abstract: The present invention provides a semiconductor device in which the threshold voltage of NMOS and the threshold voltage of PMOS are independently controllable, and a method for fabricating the same. The method includes: forming a gate insulating film over an NMOS region and a PMOS region of a semiconductor substrate; forming a carbon-containing tungsten over the gate insulating film formed over one of the NMOS region and the PMOS region; forming a carbon-containing tungsten nitride over the gate insulating film formed over the other one of the PMOS region or the NMOS region; forming a tungsten film over the carbon-containing tungsten and the carbon-containing tungsten nitride; post-annealing the carbon-containing tungsten and the carbon-containing tungsten nitride; and etching the tungsten film, the carbon-containing tungsten, and the carbon-containing tungsten nitride, to form a gate electrode in the NMOS region and the PMOS region.Type: GrantFiled: December 18, 2012Date of Patent: March 8, 2016Assignee: SK Hynix Inc.Inventor: Dong-Kyun Kang
-
Patent number: 9281374Abstract: A metal gate structure located on a substrate includes a gate dielectric layer, a metal layer and a titanium aluminum nitride metal layer. The gate dielectric layer is located on the substrate. The metal layer is located on the gate dielectric layer. The titanium aluminum nitride metal layer is located on the metal layer.Type: GrantFiled: September 19, 2014Date of Patent: March 8, 2016Assignee: UNITED MICROELECTRONICS CORP.Inventors: Tsun-Min Cheng, Min-Chuan Tsai, Chih-Chien Liu, Jen-Chieh Lin, Pei-Ying Li, Shao-Wei Wang, Mon-Sen Lin, Ching-Ling Lin
-
Patent number: 9281375Abstract: Methods for producing bipolar transistors are provided. In one embodiment, the method includes producing a bipolar transistor including first and second connected emitter-base (EB) junctions of varying different depths. A buried layer (BL) collector is further produced to have a third depth greater than the depths of the EB junctions. The emitters and bases corresponding to the different EB junctions are provided during a chain implant. An isolation region may overlie the second EB junction location. The BL collector is laterally spaced from the first EB junction by a variable amount to facilitate adjustment of the transistor properties. The BL collector may or may not underlie at least a portion of the second EB junction. Regions of opposite conductivity type overlie and underlie the BL collector to preserve breakdown voltage. The transistor can be readily “tuned” by mask adjustments alone to meet various device requirements.Type: GrantFiled: June 24, 2014Date of Patent: March 8, 2016Assignee: FREESCALE SEMICONDUCTOR INC.Inventors: Xin Lin, Bernhard H. Grote, Jiang-Kai Zuo
-
Patent number: 9281376Abstract: Semiconductor structures and devices including strained material layers having impurity-free zones, and methods for fabricating same. Certain regions of the strained material layers are kept free of impurities that can interdiffuse from adjacent portions of the semiconductor. When impurities are present in certain regions of the strained material layers, there is degradation in device performance. By employing semiconductor structures and devices (e.g., field effect transistors or “FETs”) that have the features described, or are fabricated in accordance with the steps described, device operation is enhanced.Type: GrantFiled: April 9, 2014Date of Patent: March 8, 2016Assignee: Taiwan Semiconductor Manufacturing Company, Ltd.Inventors: Matthew T. Currie, Anthony J. Lochtefeld, Richard Hammond, Eugene A. Fitzgerald
-
Patent number: 9281377Abstract: Provided are a semiconductor device and a method of fabricating the same. According to the semiconductor device, a silicide layer is formed on at least a part of both sidewalls of a gate pattern on a device isolation layer, thereby reducing resistance of the gate pattern. This makes an operation speed of the device rapid. According to the method of the semiconductor device, a sidewall spacer pattern is formed on at least a part of both sidewalls of the gate pattern in following salicide process by entirely or partially removing remaining portions of the sidewall spacer except for portions which are used as an ion implantation mask to form source/drain regions. This can reduce resistance of the gate pattern, thereby fabricating a semiconductor device with a rapid operation speed.Type: GrantFiled: November 7, 2014Date of Patent: March 8, 2016Assignee: Samsung Electronics Co., Ltd.Inventor: Hoon Lim
-
Patent number: 9281378Abstract: A method includes forming isolation regions extending from a top surface of a semiconductor substrate into the semiconductor substrate, and forming a hard mask strip over the isolation regions and a semiconductor strip. The semiconductor strip is between two neighboring ones of the isolation regions. A dummy gate strip is formed over the hard mask strip. A lengthwise direction of the dummy gate strip is perpendicular to a lengthwise direction of the semiconductor strip, and a portion of the dummy gate strip is aligned to a portion of the semiconductor strip. The method further includes removing the dummy gate strip, removing the hard mask strip, and recessing first portions of the isolation regions that are overlapped by the removed hard mask strip. A portion of the semiconductor strip between and contacting the removed first portions of the isolation regions forms a semiconductor fin.Type: GrantFiled: November 9, 2012Date of Patent: March 8, 2016Assignee: Taiwan Semiconductor Manufacturing Company, Ltd.Inventors: Kuo-Cheng Ching, Shi Ning Ju, Guan-Lin Chen
-
Patent number: 9281379Abstract: A gate-all around fin double diffused metal oxide semiconductor (DMOS) devices and methods of manufacture are disclosed. The method includes forming a plurality of fin structures from a substrate. The method further includes forming a well of a first conductivity type and a second conductivity type within the substrate and corresponding fin structures of the plurality of fin structures. The method further includes forming a source contact on an exposed portion of a first fin structure. The method further comprises forming drain contacts on exposed portions of adjacent fin structures to the first fin structure. The method further includes forming a gate structure in a dielectric fill material about the first fin structure and extending over the well of the first conductivity type.Type: GrantFiled: November 19, 2014Date of Patent: March 8, 2016Assignee: INTERNATIONAL BUSINESS MACHINES CORPORATIONInventors: John B. Campi, Jr., Robert J. Gauthier, Jr., Rahul Mishra, Souvick Mitra, Mujahid Muhammad
-
Patent number: 9281380Abstract: A transistor structure including a gate, an insulation layer, a patterned semiconductor layer, a source, a drain and a light absorption layer and a manufacturing method thereof are provided. The gate is disposed on a substrate. An area of the gate overlaps an area of the patterned semiconductor layer. The insulation layer is disposed between the gate and the patterned semiconductor layer. The source and the drain are separated from each other and in contact with the patterned semiconductor layer. The patterned semiconductor layer is disposed between the light absorption layer and the substrate. An area of the light absorption layer overlaps an area of the patterned semiconductor layer. An absorption spectrum of the light absorption layer overlaps an absorption spectrum of the patterned semiconductor layer.Type: GrantFiled: August 6, 2014Date of Patent: March 8, 2016Assignee: Wistron CorporationInventors: Chi-Jen Kao, Yu-Jung Peng, Yi-Kai Wang
-
Patent number: 9281381Abstract: Various embodiments form strained and relaxed silicon and silicon germanium fins on a semiconductor wafer. In one embodiment a semiconductor wafer is formed. The semiconductor wafer comprises a substrate, a dielectric layer, and a strained silicon germanium (SiGe) layer. At least one region of the strained SiGe layer is transformed into a relaxed SiGe region. At least one strained SiGe fin is formed from a first strained SiGe region of the strained SiGe layer. At least one relaxed SiGe fin is formed from a first portion of the relaxed SiGe region. Relaxed silicon is epitaxially grown on a second strained SiGe region of the strained SiGe layer. Strained silicon is epitaxially grown on a second portion of the relaxed SiGe region. At least one relaxed silicon fin is formed from the relaxed silicon. At least one strained silicon fin is formed from the strained silicon.Type: GrantFiled: September 19, 2013Date of Patent: March 8, 2016Assignee: International Business Machines CorporationInventors: Veeraraghavan S. Basker, Bruce Doris, Ali Khakifirooz, Tenko Yamashita, Chun-chen Yeh
-
Patent number: 9281382Abstract: A method for making a semiconductor device may include forming, above a substrate, a plurality of laterally spaced-apart semiconductor fins, and forming regions of a first dielectric material between the laterally spaced-apart semiconductor fins. The method may further include selectively removing at least one intermediate semiconductor fin from among the plurality of semiconductor fins to define at least one trench between corresponding regions of the first dielectric material, and forming a region of a second dielectric material different than the first dielectric in the at least one trench to provide at least one isolation pillar between adjacent semiconductor fins.Type: GrantFiled: June 4, 2014Date of Patent: March 8, 2016Assignees: STMICROELECTRONICS, INC., GLOBALFOUNDRIES INC, INTERNATIONAL BUSINESS MACHINES CORPORATIONInventors: Qing Liu, Ruilong Xie, Xiuyu Cai, Chun-chen Yeh
-
Patent number: 9281383Abstract: A method for fabricating a semiconductor device according to an embodiment, includes forming a silicon (Si) film containing carbon (C) in an upper portion thereof above a semiconductor substrate, performing element isolation of the Si film and the semiconductor substrate to make a width dimension of the Si film narrow in a first region and a width dimension of the Si film wide in a second region, after the element isolation, exposing a side face of the Si film in at least the first region, and diffusing boron (B) into the Si film from the side face of the Si film in the first region.Type: GrantFiled: May 17, 2013Date of Patent: March 8, 2016Assignee: Kabushiki Kaisha ToshibaInventor: Yukihiro Utsuno
-
Patent number: 9281384Abstract: Structures and methods for blocking ultraviolet rays during a film depositing process for semiconductor device are disclosed. In one embodiment, a semiconductor device includes an oxide-nitride-oxide (ONO) film formed on a semiconductor substrate, a gate electrode formed on the ONO film, a lower layer insulation film formed on the ONO film and the gate electrode, and a ultraviolet (UV) blocking layer based on a plurality of granular particles scattered in at least one insulation film formed on lower layer insulation film, where the UV blocking layer suppresses UV rays generated during an additional film deposition from reaching the ONO film.Type: GrantFiled: June 5, 2008Date of Patent: March 8, 2016Assignee: Cypress Semiconductor CorporationInventor: Naoki Takeguchi
-
Patent number: 9281385Abstract: A graphene composition including a graphene monolayer and an alkali metal disposed on the graphene monolayer.Type: GrantFiled: June 20, 2011Date of Patent: March 8, 2016Assignee: SAMSUNG ELECTRONICS CO., LTD.Inventors: Hyeon-jin Shin, Jae-young Choi, Joung-real Ahn, Cheol-ho Jeon
-
Patent number: 9281387Abstract: A high voltage durability III-nitride semiconductor device comprises a support substrate including a first silicon body, an insulator body over the first silicon body, and a second silicon body over the insulator body. The high voltage durability III-nitride semiconductor device further comprises a III-nitride semiconductor body characterized by a majority charge carrier conductivity type, formed over the second silicon body. The second silicon body has a conductivity type opposite the majority charge carrier conductivity type. In one embodiment, the high voltage durability III-nitride semiconductor device is a high electron mobility transistor (HEMT) comprising a support substrate including a <100> silicon layer, an insulator layer over the <100> silicon layer, and a P type conductivity <111> silicon layer over the insulator layer.Type: GrantFiled: August 14, 2014Date of Patent: March 8, 2016Assignee: Infineon Technologies Americas Corp.Inventor: Michael A. Briere
-
Patent number: 9281388Abstract: There are disclosed herein various implementations of composite semiconductor devices. In one implementation, such a composite semiconductor device includes a semiconductor on insulator (SOI) substrate including a diode and an insulator layer. The composite semiconductor device also includes a transition body formed over the diode, and a transistor formed over the transition body. The diode is connected across the transistor using through-semiconductor vias, external electrical connectors, or a combination of the two.Type: GrantFiled: July 9, 2012Date of Patent: March 8, 2016Assignee: Infineon Technologies Americas Corp.Inventor: Michael A. Briere
-
Patent number: 9281389Abstract: Disclosed herein is a semiconductor device including: a source electrode formed on one side of an N-type AlGaN layer; N-type and P-type AlGaN layers formed on the other side of the P-type AlGaN layer and formed in a direction perpendicular to the source electrode; a gate electrode formed on one side of the N-type and P-type AlGaN layers; and a drain electrode formed on the other side of the N-type and P-type AlGaN layers.Type: GrantFiled: February 4, 2013Date of Patent: March 8, 2016Assignee: Samsung Electro-Mechanics Co., LtdInventors: Jae Hoon Park, In Hyuk Song, Dong Soo Seo, Kwang Soo Kim, Kee Ju Um
-
Patent number: 9281390Abstract: A method of fabricating a memory device is provided that may begin with forming a layered gate stack atop a semiconductor substrate and patterning a metal electrode layer stopping on the high-k gate dielectric layer of the layered gate stack to provide a first metal gate electrode and a second metal gate electrode on the semiconductor substrate. In a next process sequence, at least one spacer is formed on the first metal gate electrode atop a portion of the high-k gate dielectric layer, wherein a remaining portion of the high-k gate dielectric is exposed. The remaining portion of the high-k gate dielectric layer is etched to provide a first high-k gate dielectric having a portion that extends beyond a sidewall of the first metal gate electrode and a second high-k gate dielectric having an edge that is aligned to a sidewall of the second metal gate electrode.Type: GrantFiled: August 12, 2013Date of Patent: March 8, 2016Assignee: GLOBALFOUNDRIES INC.Inventors: Roger A. Booth, Jr., Kangguo Cheng, Chandrasekara Kothandaraman, Chengwen Pei
-
Patent number: 9281391Abstract: A semiconductor device is disclosed. The semiconductor device includes an insulating layer formed selectively on a semiconductor layer; a lower electrode, formed on the insulating layer, having an end portion at a position spaced apart by a predetermined distance inward from a periphery of the insulating layer; a dielectric film formed on the lower electrode; an upper electrode, formed on the dielectric film, facing the lower electrode with the dielectric film interposed between the upper electrode and the lower electrode; and a passivation film, formed to cover the insulating layer, starting from the end portion of the lower electrode and extending toward the periphery of the insulating layer. The passivation film includes an insulating material having an etching selectivity with respect to the insulating layer.Type: GrantFiled: April 15, 2014Date of Patent: March 8, 2016Assignee: ROHM CO., LTD.Inventors: Shinya Yamazaki, Ryotaro Yagi
-
Patent number: 9281392Abstract: A charge-compensation semiconductor device includes a semiconductor body including a first surface, a second surface arranged opposite to the first surface, an edge delimiting the semiconductor body in a horizontal direction substantially parallel to the first surface, a drain region of a of a first conductivity type extending to the second surface, an active area, and a peripheral area arranged between the active area and the edge, a source metallization arranged on the first surface, and a drain metallization arranged on the drain region and in Ohmic contact with the drain region.Type: GrantFiled: June 27, 2014Date of Patent: March 8, 2016Assignee: Infineon Technologies Austria AGInventors: Joachim Weyers, Armin Willmeroth
-
Patent number: 9281393Abstract: A semiconductor device with a substrate, an epitaxy layer formed on the substrate, a plurality of deep wells formed in the epitaxy layer, a plurality of trench gate MOSFET units each of which is formed in top of the epitaxy layer between two adjacent deep well, wherein a trench gate of the trench gate MOSFET unit is shallower than half of the distance between two adjacent deep wells, which may reduce the product of on-state resistance and the gate charge of the semiconductor device.Type: GrantFiled: March 1, 2013Date of Patent: March 8, 2016Assignee: Chengdu Monolithic Power Systems Co., Ltd.Inventors: Rongyao Ma, Tiesheng Li, Donald Disney, Lei Zhang
-
Patent number: 9281394Abstract: A semiconductor power device may include a lightly doped layer formed on a heavily doped layer. One or more devices are formed in the lightly doped layer. Each device may include a body region, a source region, and one or more gate electrodes formed in corresponding trenches in the lightly doped region. Each of the trenches has a depth in a first dimension, a width in a second dimension and a length in a third dimension. The body region is of opposite conductivity type to the lightly and heavily doped layers. The source region is formed proximate the upper surface. One or more deep contacts are formed at one or more locations along the third dimension proximate one or more of the trenches. The contacts extend in the first direction from the upper surface into the lightly doped layer and are in electrical contact with the source region.Type: GrantFiled: July 11, 2014Date of Patent: March 8, 2016Assignee: Alpha and Omega Semiconductor IncorporatedInventors: Hamza Yilmaz, Daniel Ng, Daniel Calafut, Madhur Bobde, Anup Bhalla, Ji Pan, Yeeheng Lee, Jongoh Kim
-
Patent number: 9281395Abstract: A semiconductor device and a fabrication method thereof are provided. The semiconductor device includes a P type well region and an N type well region formed in a substrate, a gate insulating layer having a non-uniform thickness and formed on the P type well region and the N type well region, a gate electrode formed on the gate insulating layer, a P type well pick-up region formed in the P type well region, and a field relief oxide layer formed in the N type well region between the gate electrode and the drain region.Type: GrantFiled: May 2, 2013Date of Patent: March 8, 2016Assignee: Magnachip Semiconductor, Ltd.Inventors: Min Gyu Lim, Jung Hwan Lee, Yi Sun Chung