In Integrated Circuit Patents (Class 257/265)
-
Patent number: 11094834Abstract: A junction field effect transistor (JFET) structure includes a doped polysilicon gate over a channel region of a semiconductor layer. The doped polysilicon gate has a first doping type. A raised epitaxial source is on the source region of the semiconductor layer and adjacent a first sidewall of the doped polysilicon gate, and has a second doping type opposite the first doping type. A raised epitaxial drain is on the drain region of the semiconductor layer and adjacent a second sidewall of the doped polysilicon gate, and has the second doping type. A doped semiconductor region is within the channel region of the semiconductor layer and extending from the source region to the drain region, and a non-conductive portion of the semiconductor layer is within the channel region to separate the doped semiconductor region from the doped polysilicon gate.Type: GrantFiled: February 13, 2020Date of Patent: August 17, 2021Assignee: GLOBALFOUNDRIES U.S. INC.Inventors: Qizhi Liu, Vibhor Jain, John J. Pekarik, Judson R. Holt
-
Patent number: 11088279Abstract: Techniques for forming VTFET devices with tensile- and compressively-strained channels using dummy stressor materials are provided. In one aspect, a method of forming a VTFET device includes: patterning fins in a wafer; forming bottom source and drains at a base of the fins; forming bottom spacers on the bottom source and drains; growing at least one dummy stressor material along sidewalls of the fins above the bottom spacers configured to induce strain in the fins; surrounding the fins with a rigid fill material; removing the at least one dummy stressor material to form gate trenches in the rigid fill material while maintaining the strain in the fins by the rigid fill material; forming replacement gate stacks in the gate trenches; forming top spacers on the replacement gate stacks; and forming top source and drains over the top spacers at tops of the fins. A VTFET device is also provided.Type: GrantFiled: February 5, 2020Date of Patent: August 10, 2021Assignee: International Business Machines CorporationInventors: Choonghyun Lee, Kangguo Cheng, Shogo Mochizuki, Juntao Li
-
Patent number: 10719654Abstract: A method for processing design data for a semiconductor circuit may be provided. The design data describe a signal line and related physical characteristics. The method comprises receiving the design data for the signal line, receiving constraint data describing a blockage area, and determining a segment of the signal line that would overlap with the blockage area assuming a direct path from the source to the sink. The method comprises further determining for the segment, based on the length of the segment, whether the segment is route-able without inserting a buffer while meeting the timing constraints, and modifying, in case a segment is not route-able without inserting a buffer, the physical characteristics of the signal line. Thereby, the determining the segment, the determining whether the segment length is route-able, and the modifying the physical characteristics is performed before placing buffers in the signal line and routing the signal line.Type: GrantFiled: November 28, 2017Date of Patent: July 21, 2020Assignee: International Business Machines CorporationInventors: Manuel Beck, Florian Braun, Lukas Dällenbach, Heinz Josef Hemmes, Jesse P. Surprise, Marvin von der Ehe
-
Patent number: 10319852Abstract: A method is presented for forming an embedded dynamic random access memory (eDRAM) device. The method includes forming a FinFET (fin field effect transistor) device having a plurality of fins over a substrate and forming a via cap adjacent the FinFET device by forming a contact trench extending into a bottom spacer, depositing a conductive liner within the contact trench, filling the contact trench with an organic dielectric layer (ODL), etching portions of the conductive liner and a portion of the ODL, and removing the ODL. The method further includes depositing a high-k material within the contact trench and depositing a conducting material over the high-k material.Type: GrantFiled: August 8, 2017Date of Patent: June 11, 2019Assignee: International Business Machines CorporationInventors: Brent A. Anderson, Huiming Bu, Xuefeng Liu, Junli Wang
-
Patent number: 10115895Abstract: Dielectric wall structures are formed through a stack of a doped semiconductor material layer, a planar insulating spacer layer, and a sacrificial matrix layer. Gate electrode rails are formed through the dielectric wall structures and the sacrificial matrix layer. A two-dimensional array of rectangular openings is formed by removing remaining portions of the sacrificial matrix layer. A two-dimensional array of tubular gate electrode portions is formed in the two-dimensional array of rectangular openings. Gate dielectrics are formed on sidewalls of the tubular gate electrode portions. Vertical semiconductor channels are formed within each of the gate dielectrics by deposition of a semiconductor material. A two-dimensional array of vertical field effect transistors including surround gates is formed, which may be employed as access transistors of a three-dimensional memory device.Type: GrantFiled: September 26, 2017Date of Patent: October 30, 2018Assignee: SANDISK TECHNOLOGIES LLCInventors: Seje Takaki, Jongsun Sel, Hisakazu Otoi
-
Patent number: 9895902Abstract: A compliant micro device transfer head and head array are disclosed. In an embodiment a micro device transfer head includes a spring portion that is deflectable into a space between a base substrate and the spring portion.Type: GrantFiled: September 28, 2016Date of Patent: February 20, 2018Assignee: APPLE INC.Inventors: Andreas Bibl, John A. Higginson, Hsin-Hua Hu
-
Patent number: 9505230Abstract: A compliant micro device transfer head and head array are disclosed. In an embodiment a micro device transfer head includes a spring portion that is deflectable into a space between a base substrate and the spring portion.Type: GrantFiled: May 17, 2016Date of Patent: November 29, 2016Assignee: Apple Inc.Inventors: Andreas Bibl, John A. Higginson, Hsin-Hua Hu
-
Patent number: 9497532Abstract: A headphone device with a controlling function is provided. The headphone device includes a headphone body and an optical finger navigation module. The optical finger navigation module is installed on the headphone body and exposed to an operating surface of the headphone body. When the optical finger navigation module is operated with the user's finger, an audio generator in communication with the headphone device is correspondingly controlled. Since the optical finger navigation module is slim and small, the optical finger navigation module can be applied to various types of headphone devices.Type: GrantFiled: March 4, 2015Date of Patent: November 15, 2016Assignee: PRIMAX ELECTRONICS LTD.Inventor: Yung-Tai Pan
-
Publication number: 20150115333Abstract: This invention discloses configurations and methods to manufacture lateral power device including a super-junction structure with an avalanche clamp diode formed between the drain and the gate. The lateral super-junction structure reduces on-resistance, while the structural enhancements, including an avalanche clamping diode and an N buffer region, increase the breakdown voltage between substrate and drain and improve unclamped inductive switching (UIS) performance.Type: ApplicationFiled: October 24, 2013Publication date: April 30, 2015Inventors: Madhur Bobde, Anup Bhalla, Hamza Yilmaz, Wilson Ma, Lingpeng Guan, Yeeheng Lee, John Chen
-
Patent number: 9018685Abstract: The invention relates to a structure comprising an n-type substrate (1) having a bottom surface (10) and a top surface (11), a drain (D) contacting the bottom surface (10) of the substrate (1), a first n-type semiconductor region (2) having a top surface (21) provided with a contact area (210), a source (S) contacting the contact area (210), and a second p-type semiconductor region (3) arranged inside the first semiconductor region (2) and defining first and second conduction channels (C1, C2) between the drain and the source, characterized in that said structure comprises first and second metal gratings (G1, G2), each of which has a portion (40, 71) contacting the first semiconductor region (2) so as to form a Schottky junction.Type: GrantFiled: July 13, 2011Date of Patent: April 28, 2015Assignees: Institut National des Sciences Appliquees de Lyon, Centre National de la Recherche ScientifiqueInventors: Dominique Tournier, Pierre Brosselard, Florian Chevalier
-
Patent number: 9000702Abstract: A packaged device includes a first die, a second die, and specially spaced and positioned sets of package terminals. The first die includes a pulse-width modulator (PWM), a processor, a timer, high-side drivers, low-side drivers, and a fault protection circuit. The second die includes ultra-high voltage high-side drivers. In an ultra-high voltage application, the PWM and external circuitry together form a switching power supply that generates a high voltage. The high voltage powers external high-side transistors. The processor and timer control the ultra-high voltage high-side drivers, that in turn supply drive signals to the external high-side transistors through the package terminals. External low-side transistors are driven directly by low-side drivers of the first die. If the fault protection circuit detects an excessive current, then the fault protection circuit supplies a disable signal to high-side and low-side drivers of both dice.Type: GrantFiled: November 5, 2012Date of Patent: April 7, 2015Assignee: Active-Semi, Inc.Inventors: Steven Huynh, Tsing Hsu
-
Patent number: 8981432Abstract: A method for fabricating an electronic device includes providing an engineered substrate structure comprising a III-nitride seed layer, forming GaN-based functional layers coupled to the III-nitride seed layer, and forming a first electrode structure electrically coupled to at least a portion of the GaN-based functional layers. The method also includes joining a carrier substrate opposing the GaN-based functional layers and removing at least a portion of the engineered substrate structure. The method further includes forming a second electrode structure electrically coupled to at least another portion of the GaN-based functional layers and removing the carrier substrate.Type: GrantFiled: August 10, 2012Date of Patent: March 17, 2015Assignee: Avogy, Inc.Inventors: Hui Nie, Donald R. Disney, Isik C. Kizilyalli
-
Patent number: 8969926Abstract: An embodiment of a vertical power device includes a III-nitride substrate, a drift region coupled to the III-nitride substrate and comprising a III-nitride material of a first conductivity type, and a channel region coupled to the drift region and comprising a III-nitride material of the first conductivity type. The vertical power device also includes a source region coupled to the channel region and comprising a III-nitride material of the first conductivity type, and a gate region coupled to the channel region. The gate region includes a III-nitride material of a second conductivity type. The vertical power device further includes a source-coupled region coupled to the drift region and electrically connected with the source region. The source-coupled region includes a III-nitride material of the second conductivity type.Type: GrantFiled: November 13, 2012Date of Patent: March 3, 2015Assignee: Avogy, Inc.Inventor: Donald R. Disney
-
Patent number: 8933497Abstract: A semiconductor switch device and a method of manufacturing the semiconductor switch device are provided. The semiconductor switch device includes semiconductor elements on a single semiconductor substrate. At least one of the semiconductor elements constitutes a switch circuit and at least one other of the semiconductor elements constitutes a logic (connection) circuit. Each semiconductor element includes a recess, a gate electrode in the recess, a drain electrode, and a source electrode. In one representative aspect, the gate electrode in the switch circuit can have a rectangular external shape in section, and the gate electrode in the connection circuit has a shape in section other than rectangular.Type: GrantFiled: November 15, 2011Date of Patent: January 13, 2015Assignee: Murata Manufacturing Co., Ltd.Inventors: Tsunekazu Saimei, Kazuya Kobayashi, Koshi Himeda, Nobuyoshi Okuda
-
Publication number: 20150008487Abstract: Junction field-effect transistors and design structures for a junction field-effect transistor. A source and a drain of the junction field-effect transistor are comprised of a semiconductor material grown by selective epitaxy and in direct contact with a top surface of a semiconductor layer. A gate is formed that is aligned with a channel laterally disposed in the semiconductor layer between the source and the drain. The source, the drain, and the semiconductor layer are each comprised of a second semiconductor material having an opposite conductivity type from a first semiconductor material comprising the gate.Type: ApplicationFiled: September 25, 2014Publication date: January 8, 2015Inventors: Kevin K. Chan, John J. Ellis-Monaghan, David L. Harame, Qizhi Liu, John J. Pekarik
-
Patent number: 8890253Abstract: A semiconductor device includes: a substrate including a first epitaxial layer that has a first electrical type, and a second epitaxial layer; a transistor that includes a source region and an insulating spacer; an inner surrounding structure including an annular trench and an insulating spacer; an outer surrounding structure that has a second electrical type opposite to the first electrical type, and that is disposed adjacent to an upper surface of the second epitaxial layer to surround and contact the inner surrounding structure; and a conductive structure connecting to the source region, and the inner and outer surrounding structures.Type: GrantFiled: January 12, 2012Date of Patent: November 18, 2014Assignee: Anpec Electronics CorporationInventors: Yung-Fa Lin, Shou-Yi Hsu, Meng-Wei Wu, Yi-Chun Shih, Main-Gwo Chen
-
Publication number: 20140332857Abstract: A junction gate field-effect transistor (JFET) includes a substrate, a source region formed in the substrate, a drain region formed in the substrate, a channel region formed in the substrate, and at least one gate region formed in the substrate. The channel region connects the source and drain regions. The at least one gate region contacts one of the source and drain regions at an interface, and the at least one gate region is isolated from the other of the source and drain regions. A dielectric layer covers the interface while exposing portions of the gate region and the one of the source and drain regions.Type: ApplicationFiled: July 2, 2014Publication date: November 13, 2014Inventors: Chia-Chung CHEN, Chi-Feng HUANG, Victor Chiang LIANG
-
Publication number: 20140231883Abstract: A vertical junction field effect transistor (JFET) includes a drain, a source, a gate, a drift region, and a body diode. The source, gate, drift region, and body diode are all disposed in the same compound semiconductor epitaxial layer. The drain is vertically spaced apart from the source and the gate by the drift region. The body diode is connected between the drain and the source.Type: ApplicationFiled: February 20, 2013Publication date: August 21, 2014Applicant: Infineon Technologies Austria AGInventors: Romain Esteve, Cédric Ouvrard
-
Publication number: 20140191241Abstract: An array of GaN-based vertical JFETs includes a GaN substrate comprising a drain of one or more of the JFETs and one or more epitaxial layers coupled to the GaN substrate. The array also includes a plurality of hexagonal cells coupled to the one or more epitaxial layers and extending in a direction normal to the GaN substrate. Sidewalls of the plurality of hexagonal cells are substantially aligned with respect to crystal planes of the GaN substrate. The array further includes a plurality of channel regions, each having a portion adjacent a sidewall of the plurality of hexagonal cells, a plurality of gate regions of one or more of the JFETs, each electrically coupled to one or more of the plurality of channel regions, and a plurality of source regions of one or more of the JFETs electrically coupled to one or more of the plurality of channel regions.Type: ApplicationFiled: January 7, 2013Publication date: July 10, 2014Applicant: AVOGY, Inc.Inventors: Andrew P. Edwards, Hui Nie, Donald R. Disney, Isik Kizilyalli
-
Patent number: 8759870Abstract: On the top surface of a thin semiconductor wafer, top surface structures forming a semiconductor chip are formed. The top surface of the wafer is affixed to a supporting substrate with a double-sided adhesive tape. Then, from the bottom surface of the thin semiconductor wafer, a trench, which becomes a scribing line, is formed by wet anisotropic etching so that side walls of the trench are exposed. On the side walls of the trench with the crystal face exposed, an isolation layer with a conductivity type different from that of the semiconductor wafer for holding a reverse breakdown voltage is formed simultaneously with a collector region of the bottom surface diffused layer by ion implantation, followed by annealing with laser irradiation. The side walls form a substantially V-shaped or trapezoidal-shaped cross section, with an angle of the side wall relative to the supporting substrate being 30-70°. The double-sided adhesive tape is then removed from the top surface to produce semiconductor chips.Type: GrantFiled: June 28, 2010Date of Patent: June 24, 2014Assignee: Fuji Electric Co., Ltd.Inventors: Haruo Nakazawa, Kazuo Shimoyama, Manabu Takei
-
Publication number: 20140131775Abstract: An embodiment of a vertical power device includes a III-nitride substrate, a drift region coupled to the III-nitride substrate and comprising a III-nitride material of a first conductivity type, and a channel region coupled to the drift region and comprising a III-nitride material of the first conductivity type. The vertical power device also includes a source region coupled to the channel region and comprising a III-nitride material of the first conductivity type, and a gate region coupled to the channel region. The gate region includes a III-nitride material of a second conductivity type. The vertical power device further includes a source-coupled region coupled to the drift region and electrically connected with the source region. The source-coupled region includes a III-nitride material of the second conductivity type.Type: ApplicationFiled: November 13, 2012Publication date: May 15, 2014Applicant: AVOGY, INC.Inventor: Donald R. Disney
-
Publication number: 20130285124Abstract: In accordance with the present techniques, there is provided a JFET device structures and methods for fabricating the same. Specifically, there is provided a transistor including a semiconductor substrate having a source and a drain. The transistor also includes a doped channel formed in the semiconductor substrate between the source and the drain, the channel configured to pass current between the source and the drain. Additionally, the transistor has a gate comprising a semiconductor material formed over the channel and dielectric spacers on each side of the gate. The source and the drain are spatially separated from the gate so that the gate is not over the drain and source.Type: ApplicationFiled: June 24, 2013Publication date: October 31, 2013Inventor: Chandra Mouli
-
Patent number: 8541812Abstract: A semiconductor device (10) comprising a bipolar transistor and a field effect transistor within a semiconductor body (1) comprising a projecting mesa (5) within which are at least a portion of a collector region (22d and 22e) and a base region (33d) of the bipolar transistor. The bipolar transistor is provided with a first insulating cavity (92) provided in the collector region (22d and 22e). The base region (33d) is narrower in the plane of the substrate than the collector region (22d and 22e) due to a second insulating cavity (94) provided around the base region (33d) and between the collector region (22d and 22e) and the emitter region (4). By blocking diffusion from the base region the first insulating cavity (92) provides a reduction in the base collector capacitance and can be described as defining the base contact.Type: GrantFiled: February 26, 2009Date of Patent: September 24, 2013Assignee: NXP B.V.Inventors: Philippe Meunier-Beillard, Mark C. J. C. M. Kramer, Johannes J. T. M. Donkers, Guillaume Boccardi
-
Patent number: 8530953Abstract: A transistor power switch device comprising an array of vertical transistor elements for carrying current between the first and second faces of a semiconductor body and a vertical avalanche diode electrically in parallel with the array of vertical transistors. The array of transistor elements includes at the first face an array of source regions of a first semiconductor type, at least one p region of a second semiconductor type opposite to the first type interposed between the source regions and the second face, at least one control electrode for switchably controlling flow of the current through the p region, and a conductive layer contacting the source regions and insulated from the control electrode.Type: GrantFiled: November 27, 2008Date of Patent: September 10, 2013Assignee: Freescale Semiconductor, Inc.Inventors: Jean Michel Reynes, Beatrice Bernoux, Rene Escoffier, Pierre Jalbaud, Ivana Deram
-
Patent number: 8502282Abstract: Wide bandgap semiconductor devices including normally-off VJFET integrated power switches are described. The power switches can be implemented monolithically or hybridly, and may be integrated with a control circuit built in a single- or multi-chip wide bandgap power semiconductor module. The devices can be used in high-power, temperature-tolerant and radiation-resistant electronics components. Methods of making the devices are also described.Type: GrantFiled: August 11, 2011Date of Patent: August 6, 2013Assignee: Power Integrations, Inc.Inventors: Igor Sankin, Joseph Neil Merrett
-
Patent number: 8476675Abstract: A semiconductor device (10) comprising a bipolar transistor and a field 5 effect transistor within a semiconductor body (1) comprising a projecting mesa (5) within which are at least a portion of a collector region (22c and 22d) and a base region (33c) of the bipolar transistor. The bipolar transistor is provided with an insulating cavity (92b) provided in the collector region (22c and 22d). The insulating cavity (92b) may be provided by providing a layer (33a) in the collector region (22c), creating an access path, for example by selectively etching polysilicon towards monocrystalline, and removing a portion of the layer (33a) to provide the cavity using the access path. The layer (33a) provided in the collector region may be of SiGe:C. By blocking diffusion from the base region the insulating cavity (92b) provides a reduction in the base collector capacitance and can be described as defining the base contact.Type: GrantFiled: February 26, 2009Date of Patent: July 2, 2013Assignee: NXP B.V.Inventors: Philippe Meunier-Beillard, Johannes J. T. M. Donkers, Erwin Hijzen
-
Publication number: 20130119443Abstract: The invention relates to a structure comprising an n-type substrate (1) having a bottom surface (10) and a top surface (11), a drain (D) contacting the bottom surface (10) of the substrate (1), a first n-type semiconductor region (2) having a top surface (21) provided with a contact area (210), a source (S) contacting the contact area (210), and a second p-type semiconductor region (3) arranged inside the first semiconductor region (2) and defining first and second conduction channels (C1, C2) between the drain and the source, characterized in that said structure comprises first and second metal gratings (G1, G2), each of which has a portion (40, 71) contacting the first semiconductor region (2) so as to form a Schottky junction.Type: ApplicationFiled: July 13, 2011Publication date: May 16, 2013Applicants: CENTRE NATIONAL DE LA RECHERCHE SCIENTIFIQUE, INSTITUT NATIONAL DES SCIENCES APPLIQUEES DE LYONInventors: Dominique Tournier, Pierre Brosselard, Florian Chevalier
-
Patent number: 8373208Abstract: A lateral super junction JFET is formed from stacked alternating P type and N type semiconductor layers over a P-epi layer supported on an N+ substrate. An N+ drain column extends down through the super junction structure and the P-epi to connect to the N+ substrate to make the device a bottom drain device. N+ source column and P+ gate column extend through the super junction but stop at the P-epi layer. A gate-drain avalanche clamp diode is formed from the bottom the P+ gate column through the P-epi to the N+ drain substrate.Type: GrantFiled: April 30, 2010Date of Patent: February 12, 2013Assignee: Alpha and Omega Semiconductor IncorporatedInventors: Madhur Bobde, Lingpeng Guan, Anup Bhalla, Hamza Yilmaz
-
Patent number: 8362553Abstract: A method includes forming elongate structures on a first substrate, such that the material composition of each elongate structure varies along its length so as to define first and second physically different sections in the elongate structures. First and second physically different devices are then defined in the elongate structures. Alternatively, the first and second physically different sections may be defined in the elongate structures after they have been fabricated. The elongate structures may be encapsulated and transferred to a second substrate. The invention provides an improved method for the formation of a circuit structure that requires first and second physically different devices to be provided on a common substrate. In particular, only one transfer step is necessary.Type: GrantFiled: April 12, 2011Date of Patent: January 29, 2013Assignee: Sharp Kabushiki KaishaInventors: Thomas Heinz-Helmut Altebaeumer, Stephen Day, Jonathan Heffernan
-
Patent number: 8350303Abstract: A display device in which an Al alloy film and a conductive oxide film are directly connected without interposition of refractory metal and some or all of Al alloy components deposit or are concentrated at the interface of contact between the Al alloy film and the conductive oxide film. The Al alloy film contains 0.1 to 6 at % of at least one element selected from the group consisting of Ni, Ag, Zn, Cu and Ge, and further contains 1) 0.1 to 2 at % of at least one element selected from the group consisting of Mg, Cr, Mn, Ru, Rh, Pd, Ir, Pt, La, Ce, Pr, Gd, Tb, Sm, Eu, Ho, Er, Tm, Yb, Lu and Dy or 2) 0.1 to 1 at % of at least one element selected from the group consisting of Ti, V, Zr, Nb, Mo, Hf, Ta and W, as the alloy components.Type: GrantFiled: November 1, 2011Date of Patent: January 8, 2013Assignee: Kobe Steel, Ltd.Inventors: Hiroshi Gotoh, Toshihiro Kugimiya, Katsufumi Tomihisa
-
Patent number: 8324509Abstract: The invention provides an electronic component and a manufacturing method thereof that: can allow electronic components to be mounted on an external substrate at a higher density than before; can adjust the height (level) of a terminal electrode as required and desired, thereby solving problems that would occur in the inspection of the conventional electronic components; and can also improve the yield in the mounting of electronic components, thereby achieving increased productivity.Type: GrantFiled: August 10, 2010Date of Patent: December 4, 2012Assignee: TDK CorporationInventors: Takashi Ohtsuka, Kyung-Ku Choi, Tatsuo Namikawa, Hitoshi Yamaguchi
-
Patent number: 8264016Abstract: A semiconductor device as described herein includes a body region of a first conductivity type adjoining a channel region of a second conductivity at a first side of the channel region. A gate control region of the first conductivity type adjoins the channel region at a second side of the channel region opposed to the first side, the channel region being configured to be controlled in its conductivity by voltage application between the gate control region and the body region. A source zone of the second conductivity type is arranged within the body region and a channel stop zone of the second conductivity type is arranged at the first side, the channel stop zone being arranged at least partly within at least one of the body region and the channel region. The channel stop zone includes a maximum concentration of dopants lower than a maximum concentration of dopants of the source zone.Type: GrantFiled: July 14, 2010Date of Patent: September 11, 2012Assignee: Infineon Technologies Austria AGInventor: Rudolf Elpelt
-
Publication number: 20120161208Abstract: A semiconductor device with minimized current flow differences and method of fabricating same are disclosed. The method includes forming a semiconductor stack including a plurality of layers that include a first layer having a first conductivity type and a second layer having a first conductivity type, in which the second layer is on top of the first layer, forming a plurality of mesas in the semiconductor layer stack, and forming a plurality of gates in the semiconductor layer stack having a second conductivity type and situated partially at a periphery of the mesas, in which the plurality of gates are formed to minimize current flow differences between a current flowing from the first layer to the plurality of mesas at a first applied gate bias and a current flowing from the first layer to the plurality of mesas at a second applied gate bias when voltage is applied to the semiconductor device.Type: ApplicationFiled: December 28, 2010Publication date: June 28, 2012Applicant: Northrop Grumman Systems CorporationInventor: John V. Veliadis
-
Publication number: 20120091513Abstract: A semiconductor switch device and a method of manufacturing the semiconductor switch device are provided. The semiconductor switch device includes semiconductor elements on a single semiconductor substrate. At least one of the semiconductor elements constitutes a switch circuit and at least one other of the semiconductor elements constitutes a logic (connection) circuit. Each semiconductor element includes a recess, a gate electrode in the recess, a drain electrode, and a source electrode. In one representative aspect, the gate electrode in the switch circuit can have a rectangular external shape in section, and the gate electrode in the connection circuit has a shape in section other than rectangular.Type: ApplicationFiled: November 15, 2011Publication date: April 19, 2012Applicant: MURATA MANUFACTURING CO., LTD.Inventors: Tsunekazu SAIMEI, Kazuya KOBAYASHI, Koshi HIMEDA, Nobuyoshi OKUDA
-
Publication number: 20120068232Abstract: The present invention relates to a method for manufacturing a semiconductor device, and provides to reduce a contact resistance of a landing plug by forming the landing plug in such a manner that a polysilicon layer is deposited only on the surface of a landing plug contact hole, and a metal layer is buried in the rest of the landing plug contact hole in the process of forming a storage node contact or a bit line contact.Type: ApplicationFiled: November 28, 2011Publication date: March 22, 2012Applicant: Hynix Semiconductor Inc.Inventor: Sung Hyun KIM
-
Patent number: 8125007Abstract: An integrated circuit (IC) includes a fin field effect transistor (FinFET) radio frequency (RF) switch; and a planar complementary metal-oxide semiconductor field effect transistor (MOSFET). The planar MOSFET has a channel on a <100> wafer plane and the FinFET RF switch has a channel on a <100> fin plane. The FinFET RF switch and the planar MOSFET can be oriented at approximately 45° with respect to one another.Type: GrantFiled: November 20, 2009Date of Patent: February 28, 2012Assignee: International Business Machines CorporationInventors: Brent A. Anderson, Alvin J. Joseph, Edward J. Nowak
-
Publication number: 20120012902Abstract: A semiconductor device as described herein includes a body region of a first conductivity type adjoining a channel region of a second conductivity at a first side of the channel region. A gate control region of the first conductivity type adjoins the channel region at a second side of the channel region opposed to the first side, the channel region being configured to be controlled in its conductivity by voltage application between the gate control region and the body region. A source zone of the second conductivity type is arranged within the body region and a channel stop zone of the second conductivity type is arranged at the first side, the channel stop zone being arranged at least partly within at least one of the body region and the channel region. The channel stop zone includes a maximum concentration of dopants lower than a maximum concentration of dopants of the source zone.Type: ApplicationFiled: July 14, 2010Publication date: January 19, 2012Applicant: INFINEON TECHNOLOGIES AUSTRIA AGInventor: Rudolf Elpelt
-
Patent number: 8017981Abstract: Wide bandgap semiconductor devices including normally-off VJFET integrated power switches are described. The power switches can be implemented monolithically or hybridly, and may be integrated with a control circuit built in a single- or multi-chip wide bandgap power semiconductor module. The devices can be used in high-power, temperature-tolerant and radiation-resistant electronics components. Methods of making the devices are also described.Type: GrantFiled: June 29, 2010Date of Patent: September 13, 2011Assignee: SemiSouth Laboratories, Inc.Inventors: Igor Sankin, Joseph Neil Merrett
-
Patent number: 7964870Abstract: To provide a display device capable of reliably forming a resistive element formed on a substrate including pixels. A display device including at least a thin-film transistor and a resistive element on a substrate has a gate electrode, an insulating film, a semiconductor layer and a conductive layer which are sequentially stacked on the substrate, in which the resistive element is formed by using the semiconductor layer formed between end portions of wiring made of the conductive layer as a resistive body, and at least one conductive layer apart from the end portions is formed on the semiconductor layer between the end portions of wiring.Type: GrantFiled: June 2, 2008Date of Patent: June 21, 2011Assignee: Panasonic Liquid Crystal Display Co., Ltd.Inventors: Tsuyoshi Uchida, Hiroshi Katayanagi
-
Publication number: 20110127586Abstract: A lateral super junction JFET is formed from stacked alternating P type and N type semiconductor layers over a P-epi layer supported on an N+ substrate. An N+ drain column extends down through the super junction structure and the P-epi to connect to the N+ substrate to make the device a bottom drain device. N+ source column and P+ gate column extend through the super junction but stop at the P-epi layer. A gate-drain avalanche clamp diode is formed from the bottom the P+ gate column through the P-epi to the N+ drain substrate.Type: ApplicationFiled: April 30, 2010Publication date: June 2, 2011Inventors: Madhur Bobde, Lingpeng Guan, Anup Bhalla, Hamza Yilmaz
-
Publication number: 20100295102Abstract: Wide bandgap semiconductor devices including normally-off VJFET integrated power switches are described. The power switches can be implemented monolithically or hybridly, and may be integrated with a control circuit built in a single- or multi-chip wide bandgap power semiconductor module. The devices can be used in high-power, temperature-tolerant and radiation-resistant electronics components. Methods of making the devices are also described.Type: ApplicationFiled: June 29, 2010Publication date: November 25, 2010Applicant: SEMISOUTH LABORATORIES, INC.Inventors: Igor SANKIN, Joseph Neil MERRETT
-
Publication number: 20100295101Abstract: The present invention discloses an integrated junction field effect transistor (JFET) and Schottky diode, comprising a depletion mode JFET which includes a source, a drain and a gate, wherein the drain is not provided with an ohmic contact such that it forms a Schottky diode.Type: ApplicationFiled: May 21, 2009Publication date: November 25, 2010Inventor: Chih-Feng Huang
-
Patent number: 7838913Abstract: A stack of a vertical fin and a planar semiconductor portion are formed on a buried insulator layer of a semiconductor-on-insulator substrate. A hybrid field effect transistor (FET) is formed which incorporates a finFET located on the vertical fin and a planar FET located on the planar semiconductor portion. The planar FET enables a continuous spectrum of on-current. The surfaces of the vertical fin and the planar semiconductor portion may be set to coincide with crystallographic orientations. Further, different crystallographic orientations may be selected for the surfaces of the vertical fin and the surfaces of the planar semiconductor portion to tailor the characteristics of the hybrid FET.Type: GrantFiled: May 28, 2008Date of Patent: November 23, 2010Assignee: International Business Machines CorporationInventors: Kangguo Cheng, Qingqing Liang, Huilong Zhu
-
Patent number: 7821093Abstract: A solid-state imaging device with a structure such that an electrode for reading a signal charge is provided on one side of a light-receiving sensor portion constituting a pixel; a predetermined voltage signal V is applied to a light-shielding film formed to cover an image pickup area except the light-receiving sensor portion; a second-conductivity-type semiconductor area is formed in the center on the surface of a first-conductivity-type semiconductor area constituting a photo-electric conversion area of the light-receiving sensor portion; and areas containing a lower impurity concentration than that of the second-conductivity-type semiconductor area is formed on the surface of the first-conductivity-type semiconductor area at the end on the side of the electrode and at the opposite end on the side of a pixel-separation area.Type: GrantFiled: November 25, 2008Date of Patent: October 26, 2010Assignee: Sony CorporationInventors: Yoshiaki Kitano, Hideshi Abe, Jun Kuroiwa, Kiyoshi Hirata, Hiroaki Ohki, Nobuhiro Karasawa, Ritsuo Takizawa, Mitsuru Yamashita, Mitsuru Sato, Katsunori Kokubun
-
Publication number: 20100148186Abstract: Semiconductor devices and methods of making the devices are described. The devices can be junction field-effect transistors (JFETs). The devices have raised regions with sloped sidewalls which taper inward. The sidewalls can form an angle of 5° or more from vertical to the substrate surface. The devices can have dual-sloped sidewalls in which a lower portion of the sidewalls forms an angle of 5° or more from vertical and an upper portion of the sidewalls forms an angle of <5° from vertical. The devices can be made using normal (i.e., 0°) or near normal incident ion implantation. The devices have relatively uniform sidewall doping and can be made without angled implantation.Type: ApplicationFiled: November 5, 2009Publication date: June 17, 2010Applicant: SEMISOUTH LABORATORIES, INC.Inventors: David C. Sheridan, Andrew P. Ritenour
-
Publication number: 20100148718Abstract: A semiconductor element (20) of the present invention includes a plurality of field effect transistors (90) and a schottky electrode (9a), and the schottky electrode (9a) is formed along an outer periphery of a region where the plurality of field effect transistors (90) are formed.Type: ApplicationFiled: July 21, 2006Publication date: June 17, 2010Applicant: MATSUSHITA ELECTRIC INDUSTRIAL CO., LTD.Inventors: Makoto Kitabatake, Osamu Kusumoto, Masao Uchida, Kenya Yamashita
-
Publication number: 20100032728Abstract: Analog ICs frequently include circuits which operate over a wide current range. At low currents, low noise is important, while IC space efficiency is important at high currents. A vertically integrated transistor made of a JFET in parallel with an MOS transistor, sharing source and drain diffused regions, and with independent gate control, is disclosed. N-channel and p-channel versions may be integrated into common analog IC flows with no extra process steps, on either monolithic substrates or SOI wafers. pinchoff voltage in the JFET is controlled by photolithographically defined spacing of the gate well regions, and hence exhibits low variability.Type: ApplicationFiled: August 7, 2009Publication date: February 11, 2010Applicant: TEXAS INSTRUMENTS INCORPORATEDInventors: Pinghai HAO, Marie DENISON
-
Patent number: 7615802Abstract: The invention relates to a semiconductor structure for controlling a current (I), comprising a first n-conductive semiconductor region (2), a current path that runs within the first semiconductor region (2) and a channel region (22). The channel region (22) forms part of the first semiconductor region (2) and comprises a base doping. The current (I) in the channel region (22) can be influenced by means of at least one depletion zone (23, 24). The channel region (22) contains an n-conductive channel region (225) for conducting the current, said latter region having a higher level of doping than the base doping. The conductive channel region (225) is produced by ionic implantation in an epitaxial layer (262) that surrounds the channel region (22).Type: GrantFiled: March 19, 2003Date of Patent: November 10, 2009Assignee: SiCED Electronics Development GmbH & Co. KGInventors: Rudolf Elpelt, Heinz Mitlehner, Reinhold Schörner
-
Patent number: 7598547Abstract: We disclose the structure of a JFET device, the method of making the device and the operation of the device. The device is built near the top of a substrate. It has a buried layer that is electrically communicable to a drain terminal. It has a channel region over the buried layer contacting gate regions that connect to a gate terminal. The channel region, of which the length spans the distance between the buried layer and a source region, is connected to a source terminal. The device current flows in the channel substantially perpendicularly to the top surface of the substrate.Type: GrantFiled: December 12, 2006Date of Patent: October 6, 2009Assignee: Texas Instruments IncorporatedInventors: Sameer P Pendharker, Pinghai Hao, Xiaoju Wu
-
Publication number: 20080308838Abstract: In an embodiment, a integrated semiconductor device includes a first Vertical Junction Field Effect Transistor (VJFET) having a source, and a gate disposed on each side of the first VJFET source, and a second VJFET transistor having a source, and a gate disposed on each side of the second VJFET source. At least one gate of the first VJFET is separated from at least one gate of the second VJFET by a channel. The integrated semiconductor device also includes a Junction Barrier Schottky (JBS) diode positioned between the first and second VJFETs. The JBS diode comprises a metal contact that forms a rectifying contact to the channel and a non-rectifying contact to at least one gate of the first and second VJFETs, and the metal contact is an anode of the JBS diode.Type: ApplicationFiled: June 13, 2007Publication date: December 18, 2008Inventors: Ty R. McNutt, Eric J. Stewart, Rowland C. Clarke, Ranbir Singh, Stephen Van Campen, Marc E. Sherwin