Leads Being Parallel To Base (epo) Patents (Class 257/E23.189)
  • Patent number: 11769701
    Abstract: A package includes an electrically conductive carrier, an electronic component on the carrier, an encapsulant encapsulating part of the carrier and the electronic component, an electrically insulating and thermally conductive interface structure covering an exposed surface portion of the carrier, and a protection cap covering at least part of the interface structure. Corresponding methods of manufacturing and operating the package are also described.
    Type: Grant
    Filed: February 15, 2021
    Date of Patent: September 26, 2023
    Assignee: Infineon Technologies Austria AG
    Inventors: Christian Kasztelan, Nee Wan Khoo
  • Patent number: 9006869
    Abstract: A light emitting device package is provided comprising a light emitting device including at least one light emitting diode and a body including a first lead frame on which the light emitting device is mounted and a second lead frame spaced apart from the first lead frame, wherein at least one of the first and second lead frames is extending to a bending region in a first direction by a predetermined length on the basis of an outer surface of the body and is bent in a second direction intersecting the first direction.
    Type: Grant
    Filed: June 30, 2011
    Date of Patent: April 14, 2015
    Assignee: LG Innotek Co., Ltd.
    Inventor: JaeJoon Yoon
  • Patent number: 8330236
    Abstract: A system for improving the performance of a microelectromechanical systems (MEMS) device that is housed in a package and implemented on a printed circuit board (PCB) comprises a footprint, an isolation channel, and a bridge. A portion of the isolation channel is removed to mechanically isolate the MEMS device.
    Type: Grant
    Filed: September 23, 2008
    Date of Patent: December 11, 2012
    Assignee: Garmin Switzerland GmbH
    Inventors: Christopher J. Kulach, Paul R. MacDonald
  • Patent number: 7880283
    Abstract: A high reliability power module which includes a plurality of hermetically sealed packages each having electrical terminals formed from an alloy of tungsten copper and brazed onto a surface of a ceramic substrate.
    Type: Grant
    Filed: April 24, 2007
    Date of Patent: February 1, 2011
    Assignee: International Rectifier Corporation
    Inventor: Weidong Zhuang
  • Patent number: 7759774
    Abstract: An apparatus on a wafer, comprising; a first metal layer of a wall, a second metal layer of the wall, a third metal layer of the wall comprising; one or more base frames, a fourth metal layer of the wall comprising; one or more vertical frame pairs each on top of the one or more base frames and having a pass-thru therein, a fifth metal layer of the wall comprising; one or more top frames each over the pass-thru; and a metal lid.
    Type: Grant
    Filed: August 17, 2005
    Date of Patent: July 20, 2010
    Assignee: Intel Corporation
    Inventors: David Fraser, Brian Doyle
  • Patent number: 7649250
    Abstract: Provided are a semiconductor package and a method for manufacturing the same. The semiconductor package includes: a substrate having a top surface on which a lead is formed and a bottom surface opposite to the top surface; a semiconductor chip attached to the top surface of the substrate and having an active surface on which a chip pad is formed and a back surface opposite to the active surface; a redistribution pattern electrically connected to the chip pad and extending from the active surface to a lateral surface of the semiconductor chip; and an interconnector electrically connecting the redistribution to the lead on the lateral surface of the semiconductor chip.
    Type: Grant
    Filed: November 14, 2007
    Date of Patent: January 19, 2010
    Assignee: Samsung Electronics Co., Ltd.
    Inventor: Tae-Sung Park
  • Publication number: 20090261471
    Abstract: An RF power transistor package with a rectangular ceramic base can house one or more dies affixed to an upper surface of the ceramic base. Source leads attached to the ceramic base extend from at least opposite sides of the rectangular base beneath a periphery of a non-conductive cover overlying the ceramic base. The cover includes recesses arranged to receive the one or more die, the ceramic base, gate and drain leads and a portion of the source leads. The cover further includes bolt holes arranged to clamp the ceramic base and source leads to a heat sink. Bosses at corners of the cover outward of the bolt holes exert a downward bowing force along the periphery of the cover between the bolt holes.
    Type: Application
    Filed: June 26, 2009
    Publication date: October 22, 2009
    Applicant: MICROSEMI CORPORATION
    Inventor: Richard B. Frey
  • Patent number: 7582964
    Abstract: A semiconductor package for power transistors and the like has a heat sink flange with at least one die mounted thereon, a non-ceramic based window frame mounted thereon adjacent the die, and a plurality of leads mounted on the window frame and electrically coupled to the die by wire bonds. The non-ceramic based window frame is thermally matched to copper or other highly conductive material typically used for the flange, to facilitate assembly of the semiconductor package at high temperatures. The non-ceramic based window frame is flexible and is thermally matched to the highly conductive flange so as to expand and contract at a rate similar to the flange to prevent failure during assembly of the semiconductor package. The non-ceramic based material of the window frame includes a matrix of principally organic material, such as polytetrafluorethylene, filled with fibers which may be glass fibers or ceramic fibers.
    Type: Grant
    Filed: November 19, 2007
    Date of Patent: September 1, 2009
    Assignee: Kyocera America, Inc.
    Inventors: Jeffrey Venegas, Paul Garland, Joshua Lobsinger, Linda Luu
  • Patent number: 7528482
    Abstract: A Chip-in Substrate Package (CiSP) includes a double-sided metal clad laminate including a dielectric interposer, a first metal foil laminated on a first side of the dielectric interposer, and a second metal foil laminated on a second side of the dielectric interposer. A recessed cavity is etched into the second metal foil and the dielectric interposer with a portion of the first metal foil as its bottom. A die is mounted within the recessed cavity and makes thermal contact with the first metal foil. A build-up material layer covers the second metal foil and an active surface of the die. The build-up material layer also fills the gap between the die and the dielectric interposer. At least one interconnection layer is provided on the build-up material layer and is electrically connected with a bonding pad disposed on the active surface of the die via a plated through hole.
    Type: Grant
    Filed: February 7, 2007
    Date of Patent: May 5, 2009
    Assignee: Nan Ya Printed Circuit Board Corporation
    Inventors: Cheng-Hung Huang, Hsien-Chieh Lin, Kuo-Chun Chiang, Shing-Fun Ho
  • Patent number: 7528467
    Abstract: The present invention relates to an IC substrate provided with over voltage protection functions and thus, a plurality of over voltage protection devices are provided on a single substrate to protect an IC chip directly. According to the present invention, there is no need to install protection devices at respective I/O ports on a printed circuit board to prevent the IC devices from damage by surge pulses. Therefore, the costs to design circuits are reduced, the limited space is efficiently utilized, and unit costs to install respective protection devices are lowered down.
    Type: Grant
    Filed: February 28, 2006
    Date of Patent: May 5, 2009
    Assignee: Inpaq Technology Co., Ltd.
    Inventor: Chun-Yuan Lee
  • Patent number: 7498669
    Abstract: A rectify element as a semiconductor device has a disk section, a first solder part, a buffer plate, a second solder part, a semiconductor chip, and a lead, and a sealing member with which the semiconductor chip is sealed. A cylindrical concave part is formed at one end surface of the disk section. A side wall of the cylindrical concave part faced to an inner peripheral wall at the upper surface of the disk section has a sloped shape of an angle of more than 90° to a contact surface of the upper surface of the disk section on which the semiconductor chip is placed.
    Type: Grant
    Filed: July 18, 2006
    Date of Patent: March 3, 2009
    Assignee: Denso Corporation
    Inventor: Shigekazu Kataoka
  • Patent number: 7436056
    Abstract: An electronic component package includes a dielectric substrate having a first surface where an electronic component is sealed. A first signal line connecting to the electronic component and a first ground conductor are formed on the first surface of the dielectric substrate. A second signal line connected to an outside connection electrode and a second ground conductor are formed on a second surface of the dielectric substrate. The first ground conductor and the second ground conductor are connected by a plurality of ground conductor via-holes. A substrate-buried signal line connected to the first signal line and the second signal line is provided inside of the dielectric substrate so as to be put between the first ground conductor and the second ground conductor above and below and between the ground conductor via-holes on the right and left.
    Type: Grant
    Filed: July 12, 2006
    Date of Patent: October 14, 2008
    Assignee: Fujitsu Limited
    Inventors: Tszshing Cheung, Tadashi Ikeuchi, Takatoshi Yagisawa
  • Publication number: 20080093740
    Abstract: A capacitive semiconductor sensor includes a sensor chip, a circuit chip, a plurality of bumps, and a plurality of dummy bumps. The sensor chip includes a dynamic quantity detector, which has a detection axis in one direction. The circuit chip includes a signal processing circuit. The sensor chip and the circuit chip are coupled by flip-chip bonding through the plurality of bumps. Furthermore, the sensor chip and the circuit chip are mechanically coupled through the plurality of dummy bumps.
    Type: Application
    Filed: July 31, 2007
    Publication date: April 24, 2008
    Applicant: DENSO CORPORATION
    Inventors: Minekazu Sakai, Michihiro Masuda, Kimiharu Kayukawa
  • Patent number: 7298046
    Abstract: A semiconductor package for power transistors and the like has a heat sink flange with at least one die mounted thereon, a non-ceramic based window frame mounted thereon adjacent the die, and a plurality of leads mounted on the window frame and electrically coupled to the die by wire bonds. The non-ceramic based window frame is thermally matched to copper or other highly conductive material typically used for the flange, to facilitate assembly of the semiconductor package at high temperatures. The non-ceramic based window frame is flexible and is thermally matched to the highly conductive flange so as to expand and contract at a rate similar to the flange to prevent failure during assembly of the semiconductor package. The non-ceramic based material of the window frame includes a matrix of principally organic material, such as polytetrafluoroethylene, filled with fibers which may be glass fibers or ceramic fibers.
    Type: Grant
    Filed: January 10, 2003
    Date of Patent: November 20, 2007
    Assignee: Kyocera America, Inc.
    Inventors: Jeffrey Venegas, Paul Garland, Joshua Lobsinger, Linda Luu
  • Patent number: 7256431
    Abstract: An insulating substrate includes a metal base as a base member, an insulating layer which is a room temperature, aerosol deposited shock solidification film formed on the metal base, and a circuit pattern which is a cold sprayed thermal spray coating formed on the insulating layer. A semiconductor device incorporates the insulating substrate, and thereby has improved heat radiation characteristics.
    Type: Grant
    Filed: November 22, 2005
    Date of Patent: August 14, 2007
    Assignee: Fuji Electric Holdings Co., Ltd.
    Inventor: Kenji Okamoto