Plural Elements Per Reference Cell Patents (Class 365/210.14)
  • Patent number: 7606098
    Abstract: An integrated circuit device (e.g., a logic device or a memory device) having a memory cell array including a plurality of word lines (e.g., first and second word lines) and a plurality of word line segments (e.g., first and second word line segments) wherein each word line segment is coupled to an associated word line (e.g., a first segment is associated with the first word line and a second segment is associated with the second word line). The memory cell array further includes a plurality of memory cells, wherein each memory cell includes a transistor having a first region, a second region, a body region, wherein the body region is electrically floating, and a gate coupled to an associated word line via an associated word line segment.
    Type: Grant
    Filed: April 17, 2007
    Date of Patent: October 20, 2009
    Assignee: Innovative Silicon ISi SA
    Inventor: Gregory Allan Popoff
  • Patent number: 7570532
    Abstract: A memory device includes memory cells that are overwritten in response to receipt of a clear request signal and an overwrite value. The clear request signal enables all word lines of the memory device to be overwritten. The clear request signal in combination with the overwrite value cause the overwrite value to be written to a first column of memory cells. At least two delay elements transfer the overwrite value to another column of memory cells after a delay. By use of at least two delay elements to delay and transfer the overwrite value to be written to another column of memory cells, a relatively low magnitude of current can be used to cause memory cells to be overwritten. In addition, the value and sequence of values that overwrite memory cells can be controlled.
    Type: Grant
    Filed: July 26, 2007
    Date of Patent: August 4, 2009
    Assignee: Zilog, Inc.
    Inventor: Russell Lloyd
  • Patent number: 7567454
    Abstract: A tunnel magnetic resistive element forming a magnetic memory cell includes a fixed magnetic layer having a fixed magnetic field of a fixed direction, a free magnetic layer magnetized by an applied magnetic field, and a tunnel barrier that is an insulator film provided between the fixed and free magnetic layers in a tunnel junction region. In the free magnetic layer, a region corresponding to an easy axis region having characteristics desirable as a memory cell is used as the tunnel junction region. A hard axis region having characteristics undesirable as a memory cell is not used as a portion of the tunnel magnetic resistive element.
    Type: Grant
    Filed: April 11, 2008
    Date of Patent: July 28, 2009
    Assignee: Renesas Technology Corp.
    Inventor: Hideto Hidaka
  • Patent number: 7564716
    Abstract: A read reference level of a plurality of read reference is determined for a set of bit cells of a non-volatile memory array. An indicator of the read reference level is stored in a non-volatile storage location associated with the set of bit cells. The indicator of the read reference level is accessed in response to a read access operation to the set of bit cells and a value stored at a memory location of the set of bit cells is sensed based on the indicator of the read reference level, whereby the memory location of the set of bit cells is associated with the read access operation.
    Type: Grant
    Filed: November 16, 2006
    Date of Patent: July 21, 2009
    Assignee: Freescale Semiconductor, Inc.
    Inventors: Ronald J. Syzdek, David W. Chrudimsky, Xiaojie He
  • Patent number: 7561485
    Abstract: A memory system is disclosed. In one embodiment, the memory system includes a first bitline, where the first bitline produces a first transient current. The memory system also includes a sense amplifier coupled to the first bitline. The memory system also includes a second bitline coupled to the sense amplifier, where the second bitline produces a second transient current that is equal to the first transient current. The sense amplifier enables the first and second transient currents to be canceled. According to the system disclosed herein, the state of a memory cell may be determined without being adversely affected by transient currents.
    Type: Grant
    Filed: January 12, 2007
    Date of Patent: July 14, 2009
    Assignee: Atmel Corporation
    Inventors: Gabriele Pelli, Lorenzo Bedarida, Simone Bartoli, Giorgio Bosisio
  • Patent number: 7551465
    Abstract: A reference cell layout includes a plurality of active areas, in parallel to each other, and a first contact of the active areas, and a first gate, the first contact shorting the active areas. A memory device includes the reference cell layout and a corresponding array of memory cells having active areas sized substantially identical to the active areas of the reference cell layout and plural second contacts respectively contacting the active areas of the memory cells.
    Type: Grant
    Filed: April 27, 2007
    Date of Patent: June 23, 2009
    Inventors: Tecla Ghilardi, Paolo Tessariol, Giorgio Servalli, Alessandro Grossi, Angelo Visconti, Emilio Camerlenghi
  • Publication number: 20090147605
    Abstract: In a method and apparatus for reading a logic state stored in an 8 transistor memory cell (8TMC), a differential sense circuit includes a differential input circuit having a pair of differential inputs and an output. An output signal is provided at the output and is indicative of a difference between two signals received at the pair of differential inputs. The difference is in accordance with the logic state read from the 8TMC. A sense amplifier is coupled to the output, the sense amplifier being operable to amplify the output signal that is greater than a threshold and switch the output signal to a voltage level corresponding to the logic state. The difference between the two signals measurable over a configurable time period is greater than a corresponding change in any one of the two signals measured over the same period, thereby improving the performance of the 8TMC.
    Type: Application
    Filed: December 10, 2007
    Publication date: June 11, 2009
    Inventors: Krishnan S. Rengarajan, Suresh Balasubramanian
  • Patent number: 7466592
    Abstract: A multi-level semiconductor memory device for storing multi-level data having three or more values is implemented by utilizing a nonvolatile memory device for storing 2-valued data. Identification of successive 16-bit data externally applied is performed with external address bit AA [2], and a storage block is selected with external address bit AA [23]. Upper word data LW and lower word data UW are compressed into byte data of 8 bits, respectively, and stored in a memory cell array.
    Type: Grant
    Filed: August 20, 2007
    Date of Patent: December 16, 2008
    Assignee: Renesas Technology Corp.
    Inventors: Hidenori Mitani, Tadaaki Yamauchi, Taku Ogura
  • Patent number: 7420863
    Abstract: A reference current generating circuit generates at least one reference current. A voltage generating circuit generates voltage. A sense amplifier compares a current caused to flow in a memory cell according to the voltage supplied from the voltage generating circuit with the reference current supplied from the reference current generating circuit. A control section is supplied with an output signal of the sense amplifier. When verifying the threshold voltage of the memory cell, the control section causes the voltage generating circuit to generate verify voltage which is the same as readout voltage generated at the time of data readout from the memory cell.
    Type: Grant
    Filed: June 15, 2007
    Date of Patent: September 2, 2008
    Assignee: Kabushiki Kaisha Toshiba
    Inventors: Yasuhiko Honda, Masao Kuriyama