Transistor (epo) Patents (Class 257/E21.37)
  • Patent number: 7608869
    Abstract: A thin film transistor and a method of fabricating the same are disclosed. The method includes: sequentially depositing an amorphous silicon layer, a capping layer, and a metal catalyst layer; annealing the entire layer to crystallize the amorphous silicon layer into a polysilicon layer; removing the capping layer; and, when the capping layer is perfectly removed to make a contact angle of the polysilicon layer within a range of about 40 to about 80°, forming a semiconductor layer using the polysilicon layer.
    Type: Grant
    Filed: August 24, 2006
    Date of Patent: October 27, 2009
    Assignee: Samsung Mobile Display Co., Ltd.
    Inventors: Tae-Hoon Yang, Ki-Yong Lee, Jin-Wook Seo, Byoung-Keon Park
  • Publication number: 20090250789
    Abstract: The present invention provides a method of forming a bipolar transistor. The method includes doping a silicon layer with a first type of dopant and performing a first implant process to implant dopant of a second type opposite the first type in the silicon layer. The implanted dopant has a first dopant profile in the silicon layer. The method also includes performing a second implant process to implant additional dopant of the second type in the silicon layer. The additional implanted dopant has a second dopant profile in the silicon layer different than the first dopant profile. The method further includes growing an insulating layer formed over the silicon layer by consuming a portion of the silicon layer and the first type of dopant.
    Type: Application
    Filed: April 2, 2008
    Publication date: October 8, 2009
    Inventors: THOMAS J. KRUTSICK, CHRISTOPHER J. SPEYER
  • Publication number: 20090253239
    Abstract: A method for fabricating a low-value resistor such as a ballast resistor for bipolar junction transistors. The resistor may be fabricated using layers of appropriate sheet resistance so as to achieve low resistance values in a compact layout. The method may rely on layers already provided by a conventional CMOS process flow, such as contact plugs and fully silicided (FUSI) metal gates.
    Type: Application
    Filed: April 3, 2008
    Publication date: October 8, 2009
    Applicant: International Business Machines Corporation
    Inventors: Douglas D. Coolbaugh, Ebenezer E. Eshun, Zhong-Xiang He, Robert M. Rassel, Kimball M. Watson
  • Publication number: 20090233391
    Abstract: A liquid crystal display device includes a plurality of gate lines and data lines crossing each other to define a plurality of pixel regions, a plurality of thin film transistors, each disposed in one of the pixel regions, and a plurality of pixel electrodes, each disposed in one of the pixel regions, wherein the thin film transistor includes at least one Ti layer.
    Type: Application
    Filed: April 28, 2009
    Publication date: September 17, 2009
    Inventors: Gee-Sung Chae, Yong-Sup Hwang
  • Publication number: 20090218658
    Abstract: The present invention provides a technology that makes it possible to enhance the gain and the efficiency of an RF bipolar transistor. Device isolation is given between a p+ type isolation region and an n+ type collector embedded region and between a p+ type isolation region and an n type collector region (an n+ type collector extraction region) with an isolation section that surrounds the collector extraction region in a plan view and is formed by embedding a dielectric film in a groove penetrating an isolation section, a collector region, and a collector embedded region and reaching a substrate. Further, a current route is formed between an emitter wiring (a wiring) and the substrate with an electrically conductive layer formed by embedding the electrically conductive layer in a groove penetrating a dielectric film, silicon oxide films, a semiconductor region, and the isolation regions and reaching the substrate, and thereby the impedance between the emitter wiring and the substrate is reduced.
    Type: Application
    Filed: May 5, 2009
    Publication date: September 3, 2009
    Inventor: HISASHI TOYODA
  • Publication number: 20090212394
    Abstract: The invention provides a bipolar transistor with an improved performance because of a reduced collector series resistance and a reduced collector to substrate capacitance. The bipolar transistor includes a protrusion (5) which size may be reduced to a dimension that cannot be achieved with lithographic techniques. The protrusion (5) comprises a collector region (21) and a base region (22), in which the collector region (21) covers and electrically connects to a first portion of a first collector connecting region (3). A second collector connecting region (13) covers a second portion of the first collector connecting region (3) and is separated from the protrusion (5) by an insulation layer (10, 11), which covers the sidewalls of the protrusion (5). A contact to the base region (22) is provided by a base connecting region (15), which adjoins the protrusion (5) and which is separated from the second collector connecting region (13) by an insulation layer (14).
    Type: Application
    Filed: April 21, 2006
    Publication date: August 27, 2009
    Applicant: NXP B.V.
    Inventors: Joost Melai, Vijayarachavan Madakasira
  • Publication number: 20090212393
    Abstract: A method of manufacturing an electronic device including a PNP bipolar transistor comprises forming a collector in a substrate, depositing a base layer and an emitter layer on the substrate, and growing a nitride interface layer on the base layer as a base current modulation means, such that the nitride interface layer is arranged between the base layer and the emitter layer.
    Type: Application
    Filed: February 23, 2009
    Publication date: August 27, 2009
    Applicant: TEXAS INSTRUMENTS DEUTSCHLAND GMBH
    Inventor: Alfred Haeusler
  • Publication number: 20090200641
    Abstract: The invention relates to a semiconductor device (10) with a semiconductor body (12) comprising a bipolar transistor with an emitter region, a base region and a collector region (1, 2, 3) of, respectively, a first conductivity type, a second conductivity type opposite to the first conductivity type, and the first conductivity type. One of the emitter or collector regions (1, 3) comprises a nanowire (30). The base region (2) has been formed from a layer (20) at the surface of the semiconductor body (12); the other one (3, 1) of the emitter or collector regions (1, 3) has been formed in the semiconductor body (12) below the base region (2). The emitter or collector region (1, 3) comprising the nanowire (30) has been provided on the surface of the semiconductor body (12) such that its longitudinal axis extends perpendicularly to the surface.
    Type: Application
    Filed: July 7, 2005
    Publication date: August 13, 2009
    Applicant: KONINKLIJKE PHILIPS ELECTRONICS N.V.
    Inventors: Godefridus Adrianus Maria Hurkx, Prabhat Agarwal, Abraham Rudolf Balkenende, Petrus Hubertus Cornelis Magnee, Melanie Maria Hubertina Wagemans, Erik Petrus Antonius Maria Bakkers, Erwin Hijzen
  • Publication number: 20090203184
    Abstract: The illumination system has a light source (1) with a plurality of light emitters (R, G, B). The light emitters comprise at least a first light-emitting diode of a first primary color and at least a second light-emitting diode of a second primary color, the first and the second primary colors being distinct from each other. The illumination system has a facetted light-collimator (2) for collimating light emitted by the light emitters. The facetted lightcollimator is arranged along a longitudinal axis (25) of the illumination system. Light propagation in the facetted light-collimator is based on total internal reflection or on reflection at a reflective coating provided on the facets of the facetted light-collimator. The facetted light-collimator merges into a facetted light-reflector (3) at a side facing away from the light source. The illumination system further comprises a light-shaping diffuser (17). The illumination system emits light with a uniform spatial and spatio-angular color distribution.
    Type: Application
    Filed: August 19, 2005
    Publication date: August 13, 2009
    Applicant: KONINKLIJKE PHILIPS ELECTRONICS N.V.
    Inventors: Peter Magnee, Wibo Van Noort, Johannes Donkers
  • Publication number: 20090179303
    Abstract: A vertical heterobipolar transistor comprising a substrate of semiconductor material of a first conductivity type and an insulation region provided therein, a first semiconductor electrode arranged in an opening of the insulation region and comprising monocrystalline semiconductor material of a second conductivity type, which is either in the form of a collector or an emitter, and which has a first heightwise portion and an adjoining second heightwise portion which is further away from the substrate interior in a heightwise direction, wherein only the first heightwise portion is enclosed by the insulation region in lateral directions perpendicular to the heightwise direction, a second semiconductor electrode of semiconductor material of the second conductivity type, which is in the form of the other type of semiconductor electrode, a base of monocrystalline semiconductor material of the first conductivity type, and a base connection region having a monocrystalline portion which in a lateral direction laterall
    Type: Application
    Filed: December 12, 2005
    Publication date: July 16, 2009
    Inventors: Bernd Heinemann, Holger Rücker, Jürgen Drews, Steffen Marschmayer
  • Publication number: 20090162978
    Abstract: A diode for alternating current (DIAC) electrostatic discharge (ESD) protection circuit is formed in a silicon germanium (SiGe) hetrojunction bipolar transistor (HBT) process that utilizes a very thin collector region. ESD protection for a pair of to-be-protected pads is provided by utilizing the base structures and the emitter structures of the SiGe transistors.
    Type: Application
    Filed: February 27, 2009
    Publication date: June 25, 2009
    Inventors: Vladislav Vashchenko, Peter J. Hopper
  • Patent number: 7544576
    Abstract: A semiconductor fabrication method includes forming a gate module overlying a substrate. Recesses are etched in the substrate using the gate module as a mask. A barrier layer is deposited over the wafer and anisotropically etched to form barrier “curtains” on sidewalls of the source/drain recesses. A metal layer is deposited wherein the metal layer contacts a semiconductor within the recess. The wafer is annealed to form a silicide selectively. The diffusivity of the metal with respect to the barrier structure material is an order of magnitude less than the diffusivity of the metal with respect to the semiconductor material. The etched recesses may include re-entrant sidewalls. The metal layer may be a nickel layer and the barrier layer may be a titanium nitride layer. Silicon or silicon germanium epitaxial structures may be formed in the recesses overlying the semiconductor substrate.
    Type: Grant
    Filed: July 29, 2005
    Date of Patent: June 9, 2009
    Assignee: Freescale Semiconductor, Inc.
    Inventors: Dharmesh Jawarani, Chun-Li Liu, Marius K. Orlowski
  • Patent number: 7537974
    Abstract: A photoresist composition includes a novolac resin having where each of R1, R2, R3, and R4 is an alkyl group having a hydrogen atom or between one through six carbon atoms and n is an integer ranging from zero through three; and a mercapto compound having Z1-SH, or SH-Z2-SH, where each of Z1 and Z2 is an alkyl group or an alkyl group having one through twenty carbon atoms, a sensitizer, and a solvent.
    Type: Grant
    Filed: February 2, 2006
    Date of Patent: May 26, 2009
    Assignees: Samsung Electronics Co., Ltd., Samyang EMS Co., Ltd.
    Inventors: Jeong-Min Park, Mi-Sun Ryu, Hi-Kuk Lee, Woo-Seok Jeon
  • Publication number: 20090108749
    Abstract: A transistor capable of modulating, at low voltages, a large current flowing between an emitter electrode and a collector electrode. A process of producing the transistor, a light-emitting device comprising the transistor, and a display comprising the transistor. The transistor comprises an emitter electrode and a collector electrode. Between the emitter electrode and the collector electrode are situated a semiconductor layer and a sheet base electrode. It is preferred that the semiconductor layer be situated between the emitter electrode and the base electrode and also between the collector electrode and the base electrode to constitute a second semiconductor layer and a first semiconductor layer, respectively. It is also preferred that the thickness of the base electrode be 80 nm or less. Furthermore, a dark current suppressor layer is situated at least between the emitter electrode and the base electrode, or between the collector electrode and the base electrode.
    Type: Application
    Filed: March 22, 2007
    Publication date: April 30, 2009
    Applicants: Osaka University, Sumitomo Chemical Company, Ltd., Dai Nippon Printing Co. Ltd., Ricoh Company Ltd.
    Inventors: Masaaki Yokoyama, Kenichi Nakayama
  • Publication number: 20090075447
    Abstract: Fabrication of a mono-crystalline emitter using a combination of selective and differential growth modes. The steps include providing a trench (14) formed on a silicon substrate (16) having opposed silicon oxide side walls (12); selectively growing a highly doped mono-crystalline layer (18) on the silicon substrate in the trench; and non-selectively growing a silicon layer (20) over the trench in order to form an amorphous polysilicon layer over the silicon oxide sidewalls.
    Type: Application
    Filed: January 22, 2005
    Publication date: March 19, 2009
    Inventors: Philippe Meunier-Beillard, Petrus Magnee
  • Patent number: 7498214
    Abstract: A semiconductor device may include first and second silicon layers formed over a semiconductor substrate. An insulating layer may be formed between first and second silicon layers. A gate insulating layer, a gate electrode, and a spacer may be formed over a second silicon layer. A source/drain impurity area may be formed over a second silicon layer on both sides of a gate electrode.
    Type: Grant
    Filed: October 11, 2006
    Date of Patent: March 3, 2009
    Assignee: Dongbu HiTek Co., Ltd.
    Inventor: Myung Jin Jung
  • Publication number: 20090042353
    Abstract: Post-laser annealing dopant deactivation is minimized by performing certain silicide formation process steps prior to laser annealing. A base metal layer of nickel is deposited on the source-drain regions and the gate electrode, followed by deposition of an overlying layer of a metal having a higher melting temperature than nickel. Thereafter, a rapid thermal process is performed to heat the substrate sufficiently to form metal silicide contacts at the top surfaces of the source-drain regions and of the gate electrode. The method further includes removing the remainder of the metal-containing layer and then depositing an optical absorber layer over the substrate prior to laser annealing.
    Type: Application
    Filed: August 9, 2007
    Publication date: February 12, 2009
    Inventors: Yi Ma, Philip Allan Kraus, Christopher Sean Olsen, Khaled Z. Ahmed, Abhilash J. Mayur
  • Publication number: 20080311722
    Abstract: A method is described for forming a semiconductor device comprising a bipolar transistor having a base region, an emitter region and a collector region, wherein the base region comprises polycrystalline semiconductor material formed by crystallizing silicon, germanium or silicon germanium in contact with a silicide, germanide or silicide germanide. The emitter region and collector region also may be formed from polycrystalline semiconductor material formed by crystallizing silicon, germanium or silicon germanium in contact with a silicide, germanide or silicide germanide forming metal. The polycrystalline semiconductor material is preferably silicided polysilicon, which is formed in contact with C49 phase titanium silicide.
    Type: Application
    Filed: June 15, 2007
    Publication date: December 18, 2008
    Applicant: SanDisk 3D LLC
    Inventors: Christopher J. Petti, S. Brad Herner
  • Publication number: 20080290463
    Abstract: Emitter and collector regions of the bipolar transistor are formed by doped regions of the same type of conductivity, which are separated by doped semiconductor material of an opposite type of conductivity, the separate doped regions being arranged at a surface of a semiconductor body and being in electric contact with electrically conductive material that is introduced into trenches at the surface of the semiconductor body.
    Type: Application
    Filed: May 23, 2007
    Publication date: November 27, 2008
    Applicant: INFINEON TECHNOLOGIES AG
    Inventor: Matthias Stecher
  • Publication number: 20080280414
    Abstract: Systems and methods for fabricating bipolar and/or biCMOS devices are described. A combination of bipolar fabrication steps and CMOS, and in particular, SOI fabrication steps may be used. In one embodiment, a collector region and/or a base region of a bipolar device may be formed using a bipolar mask, and an emitter region may be defined by a CMOS mask.
    Type: Application
    Filed: May 7, 2007
    Publication date: November 13, 2008
    Inventor: Rownak Jyoti Zaman
  • Publication number: 20080265282
    Abstract: Disclosed is an improved semiconductor structure (e.g., a silicon germanium (SiGe) hetero-junction bipolar transistor) having a narrow essentially interstitial-free SIC pedestal with minimal overlap of the extrinsic base. Also, disclosed is a method of forming the transistor which uses laser annealing, as opposed to rapid thermal annealing, of the SIC pedestal to produce both a narrow SIC pedestal and an essentially interstitial-free collector. Thus, the resulting SiGe HBT transistor can be produced with narrower base and collector space-charge regions than can be achieved with conventional technology.
    Type: Application
    Filed: April 30, 2007
    Publication date: October 30, 2008
    Inventors: Oleg Gluschenkov, Rajendran Krishnasamy, Kathryn T. Schonenberg
  • Publication number: 20080259677
    Abstract: An array is formed by a plurality of cells, wherein each cell is formed by a bipolar junction selection transistor having a first, a second, and a control region. The cell includes a common region, forming the second regions of the selection transistors, and a plurality of shared control regions overlying the common region. Each shared control region forms the control regions of a plurality of adjacent selection transistors and accommodates the first regions of the plurality of adjacent selection transistors as well as contact portions of the shared control region. Blocks of adjacent selection transistors of the plurality of selection transistors share a contact portion and the first regions of a block of adjacent selection transistors are arranged along the shared control region between two contact portions.
    Type: Application
    Filed: April 23, 2007
    Publication date: October 23, 2008
    Inventors: Agostino Pirovano, Fabio Pellizzer
  • Publication number: 20080261371
    Abstract: The present invention provides a “subcollector-less” silicon-on-insulator (SOI) bipolar junction transistor (BJT) that has no impurity-doped subcollector. Instead, the inventive vertical SOI BJT uses a back gate-induced, majority carrier accumulation layer as the subcollector when it operates. The SOI substrate is biased such that the accumulation layer is formed at the bottom of the first semiconductor layer. The advantage of such a device is its CMOS-like process. Therefore, the integration scheme can be simplified and the manufacturing cost can be significantly reduced. The present invention also provides a method of fabricating BJTs on selected areas of a very thin BOX using a conventional SOI starting wafer with a thick BOX. The reduced BOX thickness underneath the bipolar devices allows for a significantly reduced substrate bias compatible with the CMOS to be applied while maintaining the advantages of a thick BOX underneath the CMOS. A back-gated CMOS device is also provided.
    Type: Application
    Filed: June 24, 2008
    Publication date: October 23, 2008
    Applicant: INTERNATIONAL BUSINESS MACHINES CORPORATION
    Inventors: Herbert L. Ho, Mahender Kumar, Qiging Ouyang, Paul A. Papworth, Christopher D. Sheraw, Michael D. Steigerwalt
  • Publication number: 20080230872
    Abstract: A bipolar transistor and a method for manufacturing the same. The bipolar transistor can include a collector region formed in a substrate, an epitaxial layer formed over the substrate including the collector region, a base region formed in the epitaxial layer, an emitter region formed in the base region, an oxide layer formed on sidewalls of a trench extending through the emitter region, the base region, the epitaxial layer and in the collector region, and a polysilicon layer formed in the trench.
    Type: Application
    Filed: March 17, 2008
    Publication date: September 25, 2008
    Inventor: Nam-Joo Kim
  • Publication number: 20080227262
    Abstract: Methods, devices, and systems for using and forming vertically base-connected bipolar transistors have been shown. The vertically base-connected bipolar transistors in the embodiments of the present disclosure are formed with a CMOS fabrication technique that decreases the transistor size while maintaining the high performance characteristics of a bipolar transistor.
    Type: Application
    Filed: March 13, 2007
    Publication date: September 18, 2008
    Inventors: Badih El-Kareh, Leonard Forbes, Kie Y. Ahn
  • Patent number: 7419849
    Abstract: The present invention provides a method for production of a single electron semiconductor element (SET) in which a quantum dot is selectively arranged in a nano gap between fine electrodes, whereby the product yield is significantly improved, leading to excellent practical applicability. The method for production of SET of the present invention is characterized in that a solution containing ferritin including a metal or semiconductor particle therein, and a nonionic surfactant is dropped on a substrate having a source electrode and a drain electrode formed by laminating a titanium film and a film of a metal other than titanium, whereby the ferritin is selectively arranged in a nano gap between the source electrode/drain electrode.
    Type: Grant
    Filed: July 26, 2007
    Date of Patent: September 2, 2008
    Assignee: Matsushita Electric Industrial Co., Ltd.
    Inventors: Shinya Kumagai, Shigeo Yoshii, Nozomu Matsukawa, Ichiro Yamashita
  • Publication number: 20080203536
    Abstract: A bipolar transistor structure and related methods for fabrication thereof are provided. A vertical spacer layer is selectively deposited after implanting an extrinsic base region into a semiconductor substrate while using an ion implantation mask located upon a screen dielectric layer located upon the semiconductor substrate. A portion of the ion implantation mask may remain embedded and aligned within a sidewall of an aperture within the vertical spacer layer. The selective deposition of the vertical spacer layer allows for a reduced thermal budget and reduced process complexity when fabricating the bipolar transistor.
    Type: Application
    Filed: February 28, 2007
    Publication date: August 28, 2008
    Applicant: International Business Machines Corporation
    Inventors: Toshiharu Furukawa, David V. Horak, Benjamin T. Voegeli
  • Patent number: 7414298
    Abstract: The invention relates to a process of forming a compact bipolar junction transistor (BJT) that includes forming a self-aligned collector tap adjacent the emitter stack and an isolation structure. A base layer is formed from epitaxial silicon that is disposed in the substrate.
    Type: Grant
    Filed: July 31, 2003
    Date of Patent: August 19, 2008
    Assignee: Intel Corporation
    Inventors: Shahriar Ahmed, Mark Bohr, Stephen Chambers, Richard Green
  • Publication number: 20080191315
    Abstract: In a semiconductor device according to the present invention, two epitaxial layers are formed on a P type substrate. In the substrate and the epitaxial layers, isolation regions are formed to divide the substrate and the epitaxial layers into a plurality of islands. Each of the isolation regions is formed by connecting first and second P type buried layers with a P type diffusion layer. By disposing the second P type buried layer between the first P type buried layer and the P type diffusion layer, a lateral diffusion width of the first P type buried layer is reduced. By use of this structure, a formation region of the isolation region is reduced in size.
    Type: Application
    Filed: February 6, 2008
    Publication date: August 14, 2008
    Applicants: SANYO ELECTRIC CO., LTD., SANYO SEMICONDUCTOR CO., LTD.
    Inventors: Mitsuru Soma, Hirotsugu Hata, Yoshimasa Amatatsu
  • Publication number: 20080150081
    Abstract: A method comprising providing a substrate and forming a device on the substrate, wherein forming the device includes printing at least one region of inorganic semiconductor on the substrate.
    Type: Application
    Filed: December 22, 2006
    Publication date: June 26, 2008
    Inventors: Kati Kuusisto, Petri Juhani Korpi
  • Publication number: 20080145993
    Abstract: A silicon control rectifier, a method of making the silicon control rectifier and the use of the silicon control rectifier as an electrostatic discharge protection device of an integrated circuit. The silicon control rectifier includes a silicon body formed in a silicon layer in direct physical contact with a buried oxide layer of a silicon-on-insulator substrate, a top surface of the silicon layer defining a horizontal plane; and an anode of the silicon control rectifier formed in a first region of the silicon body and a cathode of the silicon control rectifier formed in an opposite second region of the silicon body, wherein a path of current flow between the anode and the cathode is only in a single horizontal direction parallel to the horizontal plane.
    Type: Application
    Filed: February 25, 2008
    Publication date: June 19, 2008
    Inventors: Robert J. Gauthier, Junjun Li, Souvick Mitra, Mahmoud A. Mousa, Christopher Stephen Putnam
  • Publication number: 20080128849
    Abstract: A photodetector is formed from a body of semiconductor material substantially surrounded by dielectric surfaces. A passivation process is applied to at least one surface to reduce the rate of carrier generation and recombination on that surface. Photocurrent is read out from at least one electrical contact, which is formed on a doped region whose surface lies entirely on a passivated surface. Unwanted leakage current from un-passivated surfaces is reduced through one of the following methods. (a) The un-passivated surface is separated from the photo-collecting contact by at least two junctions (b) The un-passivated surface is doped to a very high level, at least equal to the conduction band or valence band density of states of the semiconductor (c) An accumulation or inversion layer is formed on the un-passivated surface by the application of an electric field. Electrical contacts are made to all doped regions, and bias is applied so that a reverse bias is maintained across all junctions.
    Type: Application
    Filed: October 29, 2007
    Publication date: June 5, 2008
    Applicant: Noble Peak Vision Corp.
    Inventors: Conor S. Rafferty, Clifford A. King
  • Patent number: 7364960
    Abstract: Methods for fabricating CMOS image sensor devices are provided, wherein active pixel sensors are constructed with non-planar transistors having vertical gate electrodes and channels, which minimize the effects of image lag and dark current.
    Type: Grant
    Filed: August 25, 2005
    Date of Patent: April 29, 2008
    Assignee: Samsung Electronics Co., Ltd.
    Inventor: Jeong Ho Lyu
  • Patent number: 7355202
    Abstract: A gate-insulated thin film transistor is disclosed. One improvement is that the thin film transistor is formed on a substrate through a blocking layer in between so that it is possible to prevent the transistor from being contaminated with impurities such as alkali ions which exist in the substrate. Also, a halogen is added to either or both of the blocking layer and a gate insulator of the transistor.
    Type: Grant
    Filed: August 18, 2003
    Date of Patent: April 8, 2008
    Assignee: Semiconductor Energy Co., Ltd.
    Inventors: Hongyong Zhang, Shunpei Yamazaki
  • Publication number: 20080054407
    Abstract: A semiconductor device and a method for manufacturing the semiconductor device are provided. The method includes forming a collector region of a second conductivity type in a semiconductor substrate of a first conductivity type; forming a base region of the first conductivity type in the collector region, and forming an emitter region of the second conductivity type into the base region; forming an emitter in the emitter region, and forming a collector in the collector region; and forming a base in the semiconductor substrate through implanting high concentration impurity ions of the first conductive type into the semiconductor substrate.
    Type: Application
    Filed: August 30, 2007
    Publication date: March 6, 2008
    Inventor: Kwang Young Ko
  • Publication number: 20080048296
    Abstract: A vertical BJT which has a maximal current gain for a photodiode area. According to embodiments, since the BJT can be formed together with the photodiode, and collector current flows up and down based on the double base structure, the magnitude of the current may be increased.
    Type: Application
    Filed: August 20, 2007
    Publication date: February 28, 2008
    Inventor: Su Lim
  • Publication number: 20080023797
    Abstract: In conventional processes, a recombination rate of minority carrier accumulated between a diffusion layer of an anode and a diffusion layer of a cathode cannot be enhanced. An interlayer insulating film 20 is formed on a semiconductor substrate 10. An opening 22 (first opening), an opening 24 (second opening) and an opening 26 are formed in the interlayer insulating film 20. The opening 22 and the opening 26 are formed above respective the p-type diffusion layer 16 and the n-type diffusion layer 18. The opening 24 is formed above the gap region that is a region between the p-type diffusion layer 16 and the n-type diffusion layer 18. A contact plug 32, a contact plug 34 and a contact plug 36 are embedded in the opening 22, the opening 24 and the opening 26 respectively. Both regions of the semiconductor substrate 10 located under the opening 22 among and located under the opening 24 are doped with an impurity.
    Type: Application
    Filed: July 25, 2007
    Publication date: January 31, 2008
    Applicant: NEC ELECTRONICS CORPORATION
    Inventor: Masaharu SATO
  • Patent number: 7291527
    Abstract: Forming metal gate transistors that have different work functions is disclosed. In one example, a first metal, which is a ‘mid gap’ metal, is manipulated in first and second regions by second and third metals, respectively, to move the work function of the first metal in opposite directions in the different regions. The resulting work functions in the different regions correspond to that of different types of the transistors that are to be formed.
    Type: Grant
    Filed: September 7, 2005
    Date of Patent: November 6, 2007
    Assignee: Texas Instruments Incorporated
    Inventors: James Joseph Chambers, Mark Robert Visokay, Luigi Colombo, Antonio Luis Pacheco Rotondaro