Assembling Semiconductor Devices, E.g., Packaging , Including Mounting, Encapsulating, Or Treatment Of Packaged Semiconductor (epo) Patents (Class 257/E21.499)

  • Patent number: 8692371
    Abstract: Disclosed are a semiconductor apparatus and a manufacturing method thereof. The manufacturing method of the semiconductor apparatus includes: forming a semiconductor chip on a semiconductor substrate; adhering a carrier wafer with a plurality of through holes onto the semiconductor chip; polishing the semiconductor substrate; forming a first via hole at the rear side of the polished semiconductor substrate; forming a first metal layer below the polished semiconductor substrate and at the first via hole; and removing the carrier wafer from the polished semiconductor substrate.
    Type: Grant
    Filed: July 16, 2012
    Date of Patent: April 8, 2014
    Assignee: Electronics and Telecommunications Research Institute
    Inventor: Byoung-Gue Min
  • Patent number: 8691627
    Abstract: Disclosed are a GaN-based compound power semiconductor device and a manufacturing method thereof, in which on a GaN power semiconductor element, a contact pad is formed for flip-chip bonding, and a bonding pad of a module substrate to be mounted with the GaN power semiconductor element is formed with a bump so as to modularize an individual semiconductor element. In the disclosed GaN-based compound power semiconductor device, an AlGaN HEMT element is flip-chip bonded to the substrate, so that heat generated from the element can be efficiently radiated.
    Type: Grant
    Filed: July 25, 2013
    Date of Patent: April 8, 2014
    Assignee: Electronics and Telecommunications Research Institute
    Inventor: Ju Chull Won
  • Patent number: 8691624
    Abstract: A die fixing method is disclosed which includes providing a substrate having a metallized surface, forming a joining material on the metallized surface and placing a die alignment member with a plurality of openings on the substrate so that portions of the joining material are exposed through the openings. The method further includes placing a plurality of dies in the openings of the die alignment member with a bottom side of each die in contact with part of the joining material and attaching the plurality of dies to the metallized surface of the substrate at an elevated temperature and pressure, the die alignment member withstanding the elevated temperature and pressure. The die alignment member is removed from the substrate after the plurality of dies are attached to the metallized surface of the substrate.
    Type: Grant
    Filed: November 28, 2011
    Date of Patent: April 8, 2014
    Assignee: Infineon Technologies AG
    Inventors: Alexander Ciliox, Georg Borghoff, Torsten Groening, Karsten Guth
  • Patent number: 8691628
    Abstract: According to one embodiment, a method of manufacturing a semiconductor device, a bonding layer is formed on a first surface of a chip region of a semiconductor wafer. Semiconductor chips are singulated along a dicing region. The semiconductor chips are stacked stepwise via the bonding layer. In formation of the bonding layer of the semiconductor chip, in at least a part of a first region of the first surface not in contact with the other semiconductor chip in a stacked state, a projected section where the bonding layer is formed thicker than the bonding layer in a second region that is in contact with the other semiconductor chip is provided.
    Type: Grant
    Filed: September 6, 2011
    Date of Patent: April 8, 2014
    Assignee: Kabushiki Kaisha Toshiba
    Inventors: Yasuo Tane, Yukio Katamura, Atsushi Yoshimura, Fumihiro Iwami
  • Patent number: 8693811
    Abstract: An electro-optic modulation component is provided, in particular on an SOI (semiconductor-on-insulator) substrate, improved for better performance at data rates above 10 Gb/s. This improvement is obtained by reducing the influence of the capacitive effects of the structure and of its environment, and more particularly in which the influence of the capacitance of the structure itself is limited by reducing the access resistance in the doped regions or the influence of the capacitive effect of the environment is reduced by modifying the structure of the substrate vertically beneath the active region, for example by thinning the silicon substrate or the insulator, or a combination of these features. The invention furthermore relates to a process for fabricating such a component and to a device or system that includes such a component. These improvements are applicable in 3D integration assembly processes and to electronic and optical hybrid circuits.
    Type: Grant
    Filed: March 24, 2010
    Date of Patent: April 8, 2014
    Assignee: Centre National de la Recherche Scientifique
    Inventors: Delphine Morini, Gilles Rasigade, Laurent Vivien
  • Patent number: 8691632
    Abstract: A method of forming an electronic component package includes coupling a first surface of an electronic component to a first surface of a first dielectric strip, the electronic component comprising bond pads on the first surface; forming first via apertures through the first dielectric strip to expose the bond pads; and filling the first via apertures with an electrically conductive material to form first vias electrically coupled to the bond pads. The bond pads are directly connected to the corresponding first vias without the use of a solder and without the need to form a solder wetting layer on the bond pads.
    Type: Grant
    Filed: June 14, 2013
    Date of Patent: April 8, 2014
    Inventors: Ronald Patrick Huemoeller, Sukianto Rusli, David Razu
  • Publication number: 20140091456
    Abstract: Provided are an electronic assembly and method for forming the same, comprising a first element having a first surface and a second element having a second surface. Electrical connections are provided between the first and the second elements formed by heating solder bumps. At least one collapse limiter structure is coupled to at least one of the first and the second surfaces, wherein the at least one collapse limiter structure is between at least two of the electrical connections.
    Type: Application
    Filed: September 28, 2012
    Publication date: April 3, 2014
    Inventors: Ameya LIMAYE, Richard J. HARRIES, Sandeep B. SANE
  • Publication number: 20140091406
    Abstract: A MEMS microphone system suited for harsh environments. The system uses an integrated circuit package. A first, solid metal lid covers one face of a ceramic package base that includes a cavity, forming an acoustic chamber. The base includes an aperture through the opposing face of the base for receiving audio signals into the chamber. A MEMS microphone is attached within the chamber about the aperture. A filter covers the aperture opening in the opposing face of the base to prevent contaminants from entering the acoustic chamber. A second metal lid encloses the opposing face of the base and may attach the filter to this face of the base. The lids are electrically connected with vias forming a radio frequency interference shield. The ceramic base material is thermally matched to the silicon microphone material to allow operation over an extended temperature range.
    Type: Application
    Filed: October 1, 2012
    Publication date: April 3, 2014
    Applicant: Invensense, Inc.
    Inventors: Kieran P. Harney, Jia Gao, Aleksey S. Khenkin
  • Publication number: 20140091428
    Abstract: A package structure including a capacitor mounted within a cavity in the package substrate is disclosed. The package structure may additionally include a die mounted to a die side surface of the package substrate, and the opposing land side surface of the package substrate may be mounted to a printed circuit board (PCB). The capacitor may be mounted within a cavity formed in the die side surface of the package substrate or the land side surface of the package substrate. Mounting a capacitor within a cavity may reduce the form factor of the package. The die may be mounted within a cavity formed in the die side surface of the package substrate. Solder balls connecting the package to the PCB may be mounted within one or more cavities formed in one or both of the package substrate and the PCB.
    Type: Application
    Filed: September 28, 2012
    Publication date: April 3, 2014
    Inventors: MD Altaf Hossain, Scott A. Gilbert
  • Publication number: 20140091465
    Abstract: A method of assembling semiconductor devices includes dispensing a metal paste including metal particles in a solvent onto a bonding area of a plurality of metal terminals of a leadframe. The dispensing provides a varying thickness over the bonding area. The solvent is evaporated to form a sloped metal coating including a first sloped top face and a second sloped top face. The first sloped top face is closer to the die pad compared to the second sloped top face, the second sloped top face increases in coating thickness with decreasing distance to the die pad, and the first sloped top face decreases in coating thickness with decreasing distance to the die pad. A bottom side of semiconductor die including a plurality of top side bond pads is attached to the die pad. Bond wires are connected between the bond pads and the second sloped top faces.
    Type: Application
    Filed: September 28, 2012
    Publication date: April 3, 2014
    Applicant: TEXAS INSTRUMENTS INCORPORATED
    Inventors: KAZUNORI HAYATA, MASAHIKO GOTO, SHOHTA UJIIE
  • Publication number: 20140091474
    Abstract: Embodiments of a system and methods for localized high density substrate routing are generally described herein. In one or more embodiments an apparatus includes a medium, first and second circuitry elements, an interconnect element, and a dielectric layer. The medium can include low density routing therein. The interconnect element can be embedded in the medium, and can include a plurality of electrically conductive members therein, the electrically conductive member can be electrically coupled to the first circuitry element and the second circuitry element. The interconnect element can include high density routing therein. The dielectric layer can be over the interconnect die, the dielectric layer including the first and second circuitry elements passing therethrough.
    Type: Application
    Filed: September 28, 2012
    Publication date: April 3, 2014
    Inventors: Robert Starkston, Debendra Mallik, John S. Guzek, Chia-Pin Chiu, Deepak Kulkarni, Ravi V. Mahajan
  • Publication number: 20140091440
    Abstract: Electronic assemblies and their manufacture are described. One assembly includes a coreless substrate comprising a plurality of dielectric layers and electrically conductive pathways, the coreless substrate including a first side and a second side opposite the first side. The assembly includes a first die embedded in the coreless substrate, the first die comprising an RF die, the first die positioned in a dielectric layer that extends to the first side of the coreless substrate. The assembly includes a second die positioned on first side, the second die positioned on the first die. In another aspect, a molding material may be positioned on the die side, wherein the first die and the second die are covered by the molding material. In another aspect, an electrical shielding layer may be positioned over the first side. Other embodiments are described and claimed.
    Type: Application
    Filed: September 29, 2012
    Publication date: April 3, 2014
    Inventors: Vijay K. NAIR, John S. GUZEK, Johanna M. SWAN
  • Publication number: 20140091461
    Abstract: A die cap for use with flip chip packages, flip chip packages using a die cap, and a method for manufacturing flip chip packages with a die cap are provided in the invention. A die cap encases the die of flip chip packages about its top and sides for constraining the thermal deformation of the die during temperature change. The CTE (coefficient of thermal expansion) mismatch between the die and substrate of flip chip packages is the root cause for warpage and reliability issues. The current inventive concept is to reduce the CTE mismatch by using a die cap to constrain the thermal deformation of the die. When a die cap with high CTE and high modulus is used, the die with the die cap has a relatively high overall CTE, reducing the CTE mismatch. As a result, the warpage and reliability of flip chip packages are improved.
    Type: Application
    Filed: September 30, 2012
    Publication date: April 3, 2014
    Inventor: Yuci Shen
  • Patent number: 8686570
    Abstract: A structure comprises a first die, a second die, an interposer, a third die, and a fourth die. The first die and the second die each have a first surface and a second surface. First conductive connectors are coupled to the first surfaces of the first and second dies, and second conductive connectors are coupled to the second surfaces of the first and second dies. The interposer is over the first and second dies. A first surface of the interposer is coupled to the first conductive connectors, and a second surface of the interposer is coupled to third conductive connectors. The third and fourth dies are over the interposer and are coupled to the third conductive connectors. The first die is communicatively coupled to the second die through the interposer, and/or the third die is communicatively coupled to the fourth die through the interposer.
    Type: Grant
    Filed: January 20, 2012
    Date of Patent: April 1, 2014
    Assignee: Taiwan Semiconductor Manufacturing Company, Ltd.
    Inventors: Mark Semmelmeyer, Sandeep Kumar Goel
  • Patent number: 8686550
    Abstract: A pressure sensor package is provided that reduces the occurrence of micro gaps between molding material and metal contacts that can store high-pressure air. The present invention provides this capability by reducing or eliminating interfaces between package molding material and metal contacts. In one embodiment, a control die is electrically coupled to a lead frame and then encapsulated in molding material, using a technique that forms a cavity over a portion of the control die. The cavity exposes contacts on the free surface of the control die that can be electrically coupled to a pressure sensor device using, for example, wire bonding techniques. In another embodiment, a region of a substrate can be encapsulated in molding material, using a technique that forms a cavity over a sub-portion of the substrate that includes contacts. A pressure sensor device can be electrically coupled to the exposed contacts.
    Type: Grant
    Filed: February 13, 2012
    Date of Patent: April 1, 2014
    Assignee: Freescale Semiconductor, Inc.
    Inventors: William G. McDonald, Alexander M. Arayata, Philip H. Bowles, Stephen R. Hooper
  • Patent number: 8685791
    Abstract: A flexible conductive ribbon is ultrasonically bonded to the surface of a die and terminals from a lead frame of a package. Multiple ribbons and/or multiple bonded areas provide various benefits, such as high current capability, reduced spreading resistance, reliable bonds due to large contact areas, lower cost and higher throughput due to less areas to bond and test.
    Type: Grant
    Filed: January 25, 2013
    Date of Patent: April 1, 2014
    Assignee: Orthodyne Electronics Corporation
    Inventor: Christoph B. Luechinger
  • Patent number: 8685789
    Abstract: A flexible conductive ribbon is ultrasonically bonded to the surface of a die and terminals from a lead frame of a package. Multiple ribbons and/or multiple bonded areas provide various benefits, such as high current capability, reduced spreading resistance, reliable bonds due to large contact areas, lower cost and higher throughput due to less areas to bond and test.
    Type: Grant
    Filed: May 7, 2010
    Date of Patent: April 1, 2014
    Assignee: Orthodyne Electronics Corporation
    Inventor: Christoph B. Luechinger
  • Publication number: 20140085601
    Abstract: Contact lenses and methods of manufacture are provided. In one aspect, a method includes: positioning components in predefined locations on a first surface; applying pressure on the components employing a second surface; providing molten material between the first surface and the second surface and around the components; embedding the components in a substrate by cooling the molten material and causing the molten material to harden, the substrate being a substantially solid form of molten material; and removing the first surface and the second surface after embedding the components in the substrate. The method can also include: providing, on or within a contact lens, one of the components and the substrate into which the component is embedded. The first surface can include molds sized to receive and maintain the components at the predefined locations. The first surface and/or the second surface can be pre-treated with a non-stick coating such as Polytetrafluoroethylene.
    Type: Application
    Filed: September 25, 2012
    Publication date: March 27, 2014
    Inventor: GOOGLE INC.
  • Publication number: 20140084450
    Abstract: A method includes forming a release layer over a donor substrate. A plurality of devices made of a first semiconductor material are formed over the release layer. A first dielectric layer is formed over the plurality of devices such that all exposed surfaces of the plurality of devices are covered by the first dielectric layer. The plurality of devices are chemically attached to a receiving device made of a second semiconductor material different than the first semiconductor material, the receiving device having a receiving substrate attached to a surface of the receiving device opposite the plurality of devices. The release layer is etched to release the donor substrate from the plurality of devices. A second dielectric layer is applied over the plurality of devices and the receiving device to mechanically attach the plurality of devices to the receiving device.
    Type: Application
    Filed: September 26, 2012
    Publication date: March 27, 2014
    Applicant: Sandia Corporation
    Inventor: Sandia Corporation
  • Publication number: 20140084487
    Abstract: A PoP (package-on-package) package includes a bottom package coupled to a top package. Terminals on the top of the bottom package are coupled to terminals on the bottom of the top package with an electrically insulating material located between the upper surface of the bottom package and the lower surface of the top package. The bottom package and the top package are coupled during a process that applies force to bring the packages together while heating the packages.
    Type: Application
    Filed: September 26, 2012
    Publication date: March 27, 2014
    Applicant: APPLE INC.
    Inventors: Jie-Hua Zhao, Yizhang Yang, Jun Zhai, Chih-Ming Chung
  • Publication number: 20140084441
    Abstract: Some embodiments described herein include apparatuses and methods of forming such apparatuses. In one such embodiment, an apparatus may include a substrate, a first die, and a second die coupled to the first die and the substrate. The substrate may include an opening. At least a portion of the die may occupy at least a portion of the opening in the substrate. Other embodiments including additional apparatuses and methods are described.
    Type: Application
    Filed: September 27, 2012
    Publication date: March 27, 2014
    Inventor: Chia-Pin Chiu
  • Publication number: 20140084444
    Abstract: A package includes a die, which includes a semiconductor substrate, a plurality of through-vias penetrating through the semiconductor substrate, a seal ring overlapping and connected to the plurality of through-vias, and a plurality of electrical connectors underlying the semiconductor substrate and connected to the seal ring. An interposer is underlying and bonded to the die. The interposer includes a substrate, and a plurality of metal lines over the substrate. The plurality of metal lines is electrically coupled to the plurality of electrical connectors. Each of the plurality metal lines has a first portion overlapped by the first die, and a second portion misaligned with the die. A thermal conductive block encircles the die, and is mounted on the plurality of metal lines of the interposer.
    Type: Application
    Filed: September 21, 2012
    Publication date: March 27, 2014
    Applicant: TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY, LTD.
    Inventor: Jing-Cheng Lin
  • Publication number: 20140084478
    Abstract: Embodiments of the present disclosure are directed towards a mold chase for integrated circuit package assembly and associated techniques and configurations. In one embodiment, a method includes receiving a package substrate, the package substrate including a first die mounted on the package substrate by a plurality of first interconnect structures, and a plurality of second interconnect structures disposed on the package substrate and configured to route electrical signals of a second die, protecting a top surface of individual interconnect structures of the plurality of second interconnect structures from deposition of a mold material, and depositing the mold material on the package substrate between the individual interconnect structures of the plurality of second interconnect structures. Other embodiments may be described and/or claimed.
    Type: Application
    Filed: September 26, 2012
    Publication date: March 27, 2014
    Inventor: Bogdan M. Simion
  • Patent number: 8680662
    Abstract: A microelectronic assembly can include a first microelectronic device and a second microelectronic device. Each microelectronic device has a die structure including at least one semiconductor die and each of the microelectronic devices has a first surface, a second surface remote from the first surface and at least one edge surface extending at angles other than a right angle away from the first and second surfaces. At least one electrically conductive element extends along the first surface onto at least one of the edge surfaces and onto the second surface. At least one conductive element of the first microelectronic device can be conductively bonded to the at least one conductive element of the second microelectronic device to provide an electrically conductive path therebetween.
    Type: Grant
    Filed: June 15, 2009
    Date of Patent: March 25, 2014
    Assignee: Tessera, Inc.
    Inventors: Belgacem Haba, Ilyas Mohammed, Laura Mirkarimi, Moshe Kriman
  • Patent number: 8679898
    Abstract: An object of the invention is to provide a method for producing a conductive member having low electrical resistance, and the conductive member is obtained using a low-cost stable conductive material composition that does not contain an adhesive. A method for producing a semiconductor device in which silver or silver oxide provided on a surface of a base and silver or silver oxide provided on a surface of a semiconductor element are bonded, includes the steps of arranging a semiconductor element on a base such that silver or silver oxide provided on a surface of the semiconductor element is in contact with silver or silver oxide provided on a surface of the base, and bonding the semiconductor element and the base by applying heat having a temperature of 200 to 900° C. to the semiconductor device and the base.
    Type: Grant
    Filed: January 22, 2010
    Date of Patent: March 25, 2014
    Assignee: Nichia Corporation
    Inventors: Masafumi Kuramoto, Satoru Ogawa, Miki Niwa
  • Patent number: 8680684
    Abstract: A microelectronic assembly includes a first microelectronic package having a substrate with first and second opposed surfaces and substrate contacts thereon. The first package further includes first and second microelectronic elements, each having element contacts electrically connected with the substrate contacts and being spaced apart from one another on the first surface so as to provide an interconnect area of the first surface between the first and second microelectronic elements. A plurality of package terminals at the second surface are electrically interconnected with the substrate contacts for connecting the package with a component external thereto. A plurality of stack terminals are exposed at the first surface in the interconnect area for connecting the package with a component overlying the first surface of the substrate.
    Type: Grant
    Filed: January 9, 2012
    Date of Patent: March 25, 2014
    Assignee: Invensas Corporation
    Inventors: Belgacem Haba, Kyong-Mo Bang
  • Publication number: 20140077394
    Abstract: Disclosed herein are a device having an embedded heat spreader and method for forming the same. A carrier substrate may comprise a carrier, an adhesive layer, a base film layer, and a seed layer. A patterned mask is formed with a heat spreader opening and via openings. Vias and a heat spreader may be formed in the pattern mask openings at the same time using a plating process and a die attached to the head spreader by a die attachment layer. A molding compound is applied over the die and heat spreader so that the heat spreader is disposed at the second side of the molded substrate. A first RDL may have a plurality of mounting pads and a plurality of conductive lines is formed on the molded substrate, the mounting pads may have a bond pitch greater than the bond pitch of the die contact pads.
    Type: Application
    Filed: September 20, 2012
    Publication date: March 20, 2014
    Applicant: TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY, LTD.
    Inventors: Wei Sen Chang, Tsung-Hsien Chiang, Yen-Chang Hu, Ching-Wen Hsiao
  • Publication number: 20140077349
    Abstract: A method and apparatus are provided for manufacturing a lead frame based thermally enhanced package (9) with exposed heat spreader lid array (96) designed to be optimized for compression mold encapsulation of an integrated circuit die (94) by including a perimeter reservoir regions (97r) in each heat spreader lid (96) for movement of mold compound (98) displaced during the mold compression process.
    Type: Application
    Filed: September 14, 2012
    Publication date: March 20, 2014
    Inventor: Leo M. HIGGINS, III
  • Patent number: 8674349
    Abstract: A sheet for forming a resin film for a chip, with which a semiconductor device is provided with a gettering function, is obtained without performing special treatment to a semiconductor wafer and the chip. The sheet has a release sheet, and a resin film-forming layer, which is formed on the releasing face of the release sheet, and the resin film-forming layer contains a binder polymer component, a curing component, and a gettering agent.
    Type: Grant
    Filed: March 30, 2011
    Date of Patent: March 18, 2014
    Assignee: Lintec Corporation
    Inventors: Tomonori Shinoda, Yoji Wakayama
  • Patent number: 8674516
    Abstract: A method of manufacture of an integrated circuit packaging system includes: providing a first substrate; attaching vertical interconnects along a periphery of the first substrate; mounting an integrated circuit over the first substrate, the integrated circuit surrounded by the vertical interconnects; and mounting a second substrate directly on the vertical interconnects and the integrated circuit.
    Type: Grant
    Filed: June 22, 2011
    Date of Patent: March 18, 2014
    Assignee: Stats Chippac Ltd.
    Inventors: Byung Joon Han, In Sang Yoon, JoHyun Bae
  • Patent number: 8674517
    Abstract: A semiconductor device includes an assembly of two integrated circuits. The assembly has a layer of photoresist filling the space between the two integrated circuits, and at least one electrically conducting pillar within the resist and electrically coupling the two integrated circuits.
    Type: Grant
    Filed: December 16, 2011
    Date of Patent: March 18, 2014
    Assignee: STMicroelectronics (Crolles 2) SAS
    Inventors: Laurent-Luc Chapelon, Mohamed Bouchoucha
  • Patent number: 8674520
    Abstract: A method for manufacturing a semiconductor device includes placing a sheet containing a fibrous material having at least one outer surface having a metal on a semiconductor chip-mounting region of a substrate; forming a bonding layer containing a fusible metal on the semiconductor chip-mounting region; placing a semiconductor chip on the semiconductor chip-mounting region; and bonding the semiconductor chip to the semiconductor chip-mounting region with the fusible metal-containing bonding layer by heating.
    Type: Grant
    Filed: January 23, 2012
    Date of Patent: March 18, 2014
    Assignee: Fujitsu Limited
    Inventors: Nobuhiro Imaizumi, Keishiro Okamoto, Keiji Watanabe
  • Patent number: 8674446
    Abstract: An electronic device may include a transistor device including a transistor package and transistor terminals extending outwardly therefrom. The electronic device may also include an electrically conductive body removably coupled to and shorting together the transistor terminals for electrostatic discharge (ESD) protection.
    Type: Grant
    Filed: January 5, 2012
    Date of Patent: March 18, 2014
    Assignee: Harris Corporation
    Inventors: John Robert McIntyre, Andrew Mui
  • Patent number: 8674513
    Abstract: A device for use with integrated circuits is provided. The device includes a substrate having a through-substrate via formed therethrough. Dielectric layers are formed over at least one side of the substrate and metallization layers are formed within the dielectric layers. A first metallization layer closest to the through-substrate via is larger than one or more overlying metallization layers. In an embodiment, a top metallization layer is larger than one or more underlying metallization layers. Integrated circuit dies may be attached to the substrate on either or both sides of the substrate, and either side of the substrate may be attached to another substrate, such as a printed circuit board, a high-density interconnect, a packaging substrate, an organic substrate, a laminate substrate, or the like.
    Type: Grant
    Filed: May 13, 2010
    Date of Patent: March 18, 2014
    Assignee: Taiwan Semiconductor Manufacturing Company, Ltd.
    Inventors: Chen-Hua Yu, Wen-Chih Chiou, Shin-Puu Jeng, Tsang-Jiuh Wu
  • Publication number: 20140070405
    Abstract: One illustrative device disclosed herein includes a device substrate having a plurality of first die formed adjacent a front side of the device substrate, a glass window wafer attached to a back side of the device substrate, wherein the glass window wafer has a plurality of openings formed therein and a coefficient of thermal expansion that is within plus or minus 200-500% of the coefficient of thermal expansion of the device wafer, and a plurality of second die, each of which is positioned in one of the openings in the glass window wafer and electrically coupled to one of the first die.
    Type: Application
    Filed: September 13, 2012
    Publication date: March 13, 2014
    Applicant: GLOBALFOUNDRIES INC.
    Inventors: Rahul Agarwal, Ramakanth Alapati
  • Patent number: 8669187
    Abstract: A porous lift off layer facilitates removal of films from surfaces, such as semiconductors. A layer, with porosities typically larger than the film thickness is provided where no film is desired. The film is applied over the porous layer and also where it is desired. The porous material and the film are then removed from areas where film is not intended. The porous layer can be provided as a slurry, dried to open porosities, or fugitive particles within a field, which disassociate upon the application of heat or solvent. The film can be removed by etchant that enters through porosities that have arisen due to the film not bridging the spaces between solid portions. Etchant attacks both film surfaces. Particles may have diameters of four to ten times the film thickness. Particles may be silica, alumina and ceramics. Porous layers can be used in depressions or on flat surfaces.
    Type: Grant
    Filed: May 7, 2010
    Date of Patent: March 11, 2014
    Assignee: 1366 Technologies, Inc.
    Inventors: Emanuel M. Sachs, Andrew M. Gabor
  • Patent number: 8669653
    Abstract: A semiconductor device includes: a wiring board which includes a first face and a second face and in which a conductor pattern and a through part are provided; an electronic component which includes an electrode pad forming face where an electrode pad is formed and which is housed in the through part so that the electrode pad forming face is provided on the first face side; a seal resin which is provided in the through part and the electrode pad forming face, seals the electronic component and includes a first plane exposing a connection face of the electrode pad; and a wiring pattern which is provided in the first face of the wiring board and the first plane of the seal resin and electrically connects the connection face of the electrode pad with a first connected face of the conductor pattern, and which includes a pad part.
    Type: Grant
    Filed: March 24, 2010
    Date of Patent: March 11, 2014
    Assignee: Shinko Electric Industries Co., Ltd.
    Inventor: Kiyoshi Oi
  • Publication number: 20140061888
    Abstract: The mechanisms of forming a semiconductor device package described above provide a low-cost manufacturing process due to the relative simple process flow. By forming an interconnecting structure with a redistribution layer(s) to enable bonding of one or more dies underneath a package structure, the warpage of the overall package is greatly reduced. In addition, interconnecting structure is formed without using a molding compound, which reduces particle contamination. The reduction of warpage and particle contamination improves yield. Further, the semiconductor device package formed has low form factor with one or more dies fit underneath a space between a package structure and an interconnecting structure.
    Type: Application
    Filed: August 29, 2012
    Publication date: March 6, 2014
    Applicant: TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY, LTD.
    Inventors: Jing-Cheng LIN, Chin-Chuan CHANG, Jui-Pin HUNG
  • Publication number: 20140061669
    Abstract: A chip package is provided, the chip package including: a carrier including at least one cavity; a chip disposed at least partially within the at least one cavity; at least one intermediate layer disposed over at least one side wall of the chip; wherein the at least one intermediate layer is configured to thermally conduct heat from the chip to the carrier.
    Type: Application
    Filed: September 4, 2012
    Publication date: March 6, 2014
    Applicant: Infineon Technologies AG
    Inventors: Ralf Otremba, Bernd Roemer, Erich Griebl, Fabio Brucchi
  • Publication number: 20140061948
    Abstract: A method (80) entails providing (82) a structure (117), providing (100) a controller element (102, 24), and bonding (116) the controller element to an outer surface (52, 64) of the structure (117). The structure includes a sensor wafer (92) and a cap wafer (94). Inner surfaces (34, 36) of the wafers (92, 94) are coupled together, with sensors (30) interposed between the wafers (92, 94). One wafer (94, 92) includes a substrate portion (40, 76) with bond pads (42) formed on its inner surface (34, 36). The other wafer (94, 92) conceals the substrate portion (40, 76). After bonding, methodology (80) entails forming (120) conductive elements (60) on the element (102, 24), removing (126) material sections (96, 98, 107) from the wafers (92, 94, 102) to expose the bond pads (42), forming (130) electrical interconnects (56), applying (134) packaging material (64), and singulating (138) to produce sensor packages (20, 70).
    Type: Application
    Filed: August 29, 2012
    Publication date: March 6, 2014
    Applicant: Freescale Semiconductor, Inc.
    Inventors: Philip H. Bowles, Paige M. Holm, Stephen R. Hooper, Raymond M. Roop
  • Publication number: 20140061950
    Abstract: In one embodiment, an electronic memory module may be provided to couple two or more stacked memory dies. The memory module may include a first substrate that couples the first memory die in a flip chip configuration. The substrate also includes connectors to couple to a second substrate, which has a flip chip connection to a second memory die. A surface of the first substrate opposite the flip chip connection of the first memory die may include connectors to couple to the first memory die (through the first substrate) and may include connectors to couple to the second memory die (through the connectors that couple to the second substrate, and through the first substrate.
    Type: Application
    Filed: September 6, 2012
    Publication date: March 6, 2014
    Inventor: Jun Zhai
  • Publication number: 20140061893
    Abstract: Flip chip packages are described that include two or more thermal interface materials (TIMs). A die is mounted to a substrate by solder bumps. A first TIM is applied to the die, and has a first thermal resistance. A second TIM is applied to the die and/or the substrate, and has a second thermal resistance that is greater than the first thermal resistance. An open end of a heat spreader lid is mounted to the substrate such that the die is positioned in an enclosure formed by the heat spreader lid and substrate. The first TIM and the second TIM are each in contact with an inner surface of the heat spreader lid. A ring-shaped stiffener may surround the die and be connected between the substrate and heat spreader lid by the second TIM.
    Type: Application
    Filed: August 29, 2012
    Publication date: March 6, 2014
    Applicant: BROADCOM CORPORATION
    Inventors: Seyed Mahdi Saeidi, Sam Ziqun Zhao
  • Publication number: 20140061947
    Abstract: A chip stack structure and a manufacturing method thereof are provided. The chip stack structure comprises a first chip, a second chip and a vertical conductive line. The second chip is disposed above the first chip. The vertical conductive line is electrically connected to the first chip and the second chip. The vertical conductive line is disposed at the outside of a projection area of the first chip and the second chip.
    Type: Application
    Filed: August 29, 2012
    Publication date: March 6, 2014
    Applicant: MACRONIX INTERNATIONAL CO., LTD.
    Inventor: Shih-Hung Chen
  • Publication number: 20140061902
    Abstract: Embodiments of the present disclosure are directed towards techniques and configurations for surface treatment of an integrated circuit (IC) substrate. In one embodiment, an apparatus includes an integrated circuit substrate, an interconnect structure disposed on the integrated circuit substrate, the interconnect structure being configured to route electrical signals to or from the integrated circuit substrate and comprising a metal surface, and a protective layer disposed on the metal surface of the interconnect structure, the protective layer comprising a first functional group bonded with the metal surface and a second functional group bonded with the first functional group, wherein the second functional group is hydrophobic to inhibit contamination of the metal surface by hydrophilic materials and further inhibits oxidation of the metal surface. Other embodiments may be described and/or claimed.
    Type: Application
    Filed: August 31, 2012
    Publication date: March 6, 2014
    Inventors: Suriyakala Ramalingam, Rajen S. Sidhu, Nisha Ananthakrishnan, Sivakumar Nagarajan, Wei Tan, Sandeep Razdan, Vipul V. Mehta
  • Patent number: 8664699
    Abstract: The invention provides methods and devices for fabricating printable semiconductor elements and assembling printable semiconductor elements onto substrate surfaces. Methods, devices and device components of the present invention are capable of generating a wide range of flexible electronic and optoelectronic devices and arrays of devices on substrates comprising polymeric materials. The present invention also provides stretchable semiconductor structures and stretchable electronic devices capable of good performance in stretched configurations.
    Type: Grant
    Filed: March 13, 2013
    Date of Patent: March 4, 2014
    Assignee: The Board of Trustees of the University of Illinois
    Inventors: Ralph G. Nuzzo, John A. Rogers, Etienne Menard, Keon Jae Lee, Dahl-Young Khang, Yugang Sun, Matthew Meitl, Zhengtao Zhu
  • Patent number: 8664039
    Abstract: Methods and apparatus for alignment in a flip chip bonding. A method includes attaching an integrated circuit having connector terminals to a bonding arm, the bonding arm having a chuck for attaching the integrated circuit at the backside surface, the bonding arm having a plurality of CCD imagers mounted thereon; receiving a substrate having pads corresponding to the connector terminals; using the bonding arm, positioning the integrated circuit proximal to the substrate; aligning the integrated circuit connector terminals with the pads on the substrate using the CCD imagers on the bonding arm; positioning the connector terminals in contact with the pads on the substrate; and performing a solder reflow to attach the integrated circuit to the substrate. An apparatus includes a bonding arm with a chuck for carrying a component and CCD imagers mounted on the arm for alignment.
    Type: Grant
    Filed: October 18, 2011
    Date of Patent: March 4, 2014
    Assignee: Taiwan Semiconductor Manufacturing Company, Ltd.
    Inventors: Ming-Chung Sung, Yu-Chih Liu, Wei-Ting Lin, Chien-Hsiun Lee
  • Patent number: 8664043
    Abstract: A method of manufacturing a laminate electronic device is disclosed. One embodiment provides a carrier, the carrier defining a first main surface and a second main surface opposite to the first main surface. The carrier has a recess pattern formed in the first main surface. A first semiconductor chip is attached on one of the first and second main surface. A first insulating layer overlying the main surface of the carrier on which the first semiconductor chip is attached and the first semiconductor chip is formed. The carrier is then separated into a plurality of parts along the recess pattern.
    Type: Grant
    Filed: December 1, 2009
    Date of Patent: March 4, 2014
    Assignee: Infineon Technologies AG
    Inventors: Henrik Ewe, Joachim Mahler, Anton Prueckl, Stefan Landau
  • Patent number: 8664748
    Abstract: An integrated circuit apparatus is provided with package-level connectivity, between internal electronic circuitry thereof and contact points on a package substrate thereof, without requiring top metal pads or bonding wires.
    Type: Grant
    Filed: February 5, 2010
    Date of Patent: March 4, 2014
    Assignee: Mosaid Technologies Incorporated
    Inventor: Hong Beom Pyeon
  • Patent number: 8664752
    Abstract: Semiconductor die packages are disclosed. An exemplary semiconductor die package includes a premolded substrate. The premolded substrate can have a semiconductor die attached to it, and an encapsulating material may be disposed over the semiconductor die.
    Type: Grant
    Filed: March 26, 2012
    Date of Patent: March 4, 2014
    Assignee: Fairchild Semiconductor Corporation
    Inventors: Oseob Jeon, Yoonhwa Choi, Boon Huan Gooi, Maria Cristina B. Estacio, David Chong, Tan Teik Keng, Shibaek Nam, Rajeev Joshi, Chung-Lin Wu, Venkat Iyer, Lay Yeap Lim, Byoung-Ok Lee
  • Patent number: 8664029
    Abstract: A process for fabricating a capacitance type tri-axial accelerometer comprises of preparing a wafer having an upper layer, an intermediate layer and a lower layer, etching the lower layer of the wafer to form an isolated proof mass having a core and four segments extending from the core, etching the upper layer of the wafer to form a suspension and four separating plates, etching away a portion of the intermediate layer located between the four segments of the proof mass and the plates of the upper layer, and disposing an electrical conducting means to pass through the intermediate layer from the suspension to the core of the proof mass.
    Type: Grant
    Filed: October 19, 2009
    Date of Patent: March 4, 2014
    Assignee: Domintech Co., Ltd.
    Inventor: Ming-Ching Wu